Fault tolerant nanoelectronic processor architectures

被引:0
|
作者
Rao, Wenjing [1 ]
Orailoglu, Alex [1 ]
Karri, Ramesh [1 ]
机构
[1] Univ Calif San Diego, CDE Dept, La Jolla, CA 92093 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper we propose a fault-tolerant processor architecture and an associated fault-tolerant computation model capable of fault tolerance in the nanoelectronic environment that is characterized by high and time varying fault rates. The proposed fault tolerant processor architecture not only guarantees the correctness of computation but also is exible in that it dynamically trades-off computation resources and performance. The core of the architecture is a decentralized instruction control unit called the voter that achieves both fault tolerance and the maximum parallel execution of instructions by exploiting the abundant computational resources provided by nanotechnologies. Although the result of each instruction needs to be con rmed by executing it on multiple computation units, multiple uncon rmed instructions can proceed as speculative branches. The voter implements a hardware-frugal computation unit allocation algorithm to organize the redundant Computations and to dynamically control the growth of speculative branches.
引用
收藏
页码:311 / 316
页数:6
相关论文
共 50 条
  • [41] Reconfigurable Fault Tolerant Processor on a SRAM based FPGA
    Shashidhara, Bhargav
    Jadhav, Shrikant
    Kim, Young Soo
    2020 IEEE INTERNATIONAL CONFERENCE ON ELECTRO INFORMATION TECHNOLOGY (EIT), 2020, : 151 - 154
  • [42] The comprehensive fault-tolerant schemes for VLIW processor
    Chen, YY
    Tsai, CM
    Liu, HC
    Lai, HC
    7TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL V, PROCEEDINGS: COMPUTER SCIENCE AND ENGINEERING: I, 2003, : 74 - 79
  • [43] Modular fault tolerant processor architecture on a SoC for space
    Tabero, Jesus
    Regadio, Alberto
    Perez, Cesar
    Pazos, Jesus
    Reviriego, Pedro
    Sanchez-Macian, Alfonso
    Antonio Maestro, Juan
    MICROELECTRONICS RELIABILITY, 2018, 83 : 84 - 90
  • [44] SSD: An affordable fault tolerant architecture for superscalar processor
    Kim, S
    Somani, AK
    2001 PACIFIC RIM INTERNATIONAL SYMPOSIUM ON DEPENDABLE COMPUTING, PROCEEDINGS, 2001, : 27 - 34
  • [45] FAULT-TOLERANT PROCESSOR INTERCONNECTION NETWORKS.
    Imase, Makoto
    Soneoka, Terunao
    Okada, Keiji
    Systems and Computers in Japan, 1986, 17 (08): : 21 - 30
  • [46] FAULT-TOLERANT VLSI PROCESSOR ARRAY FOR THE SVD
    CAVALLARO, JR
    NEAR, CD
    UYAR, MU
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 176 - 180
  • [47] SIMULATED FAULT INJECTION - A METHODOLOGY TO EVALUATE FAULT TOLERANT MICROPROCESSOR ARCHITECTURES
    CHOI, GS
    IYER, RK
    CARRENO, VA
    IEEE TRANSACTIONS ON RELIABILITY, 1990, 39 (04) : 486 - 491
  • [48] A short review of nanoelectronic architectures
    Forshaw, M
    Stadler, R
    Crawley, D
    Nikolic, K
    NANOTECHNOLOGY, 2004, 15 (04) : S220 - S223
  • [49] Fault-tolerant CAM architectures: A design framework
    Salice, F
    Sami, MG
    Stefanelli, R
    17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2002, : 233 - 241
  • [50] Qubit Transport and Fault-tolerant Architectures in Silicon
    Hollenberg, L. C. L.
    Greentree, A. D.
    Wellard, C. J.
    Fowler, A. G.
    Devitt, S. J.
    Cole, J. H.
    2006 INTERNATIONAL CONFERENCE ON NANOSCIENCE AND NANOTECHNOLOGY, VOLS 1 AND 2, 2006, : 655 - +