Power-Rail ESD Clamp Circuit with Parasitic-BJT and Channel Parallel Shunt Paths to Achieve Enhanced Robustness

被引:3
|
作者
Wang, Yuan [1 ]
Lu, Guangyi [1 ]
Wang, Yize [1 ]
Zhang, Xing [1 ]
机构
[1] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2017年 / E100C卷 / 03期
关键词
electrostatic discharge (ESD); robustness; false-triggering immunity; transmission-line-pulsing (TLP) test; NANOSCALE CMOS TECHNOLOGY; PROTECTION; DESIGN; NMOS;
D O I
10.1587/transele.E100.C.344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work reports a novel power-rail electrostatic discharge (ESD) clamp circuit with parasitic bipolar-junction-transistor (BJT) and channel parallel shunt paths. The parallel shunt paths are formed by delivering a tiny ratio of drain voltage to the gate terminal of the clamp device in ESD events. Under such a mechanism, the proposed circuit achieves enhanced robustness over those of both gate-grounded NMOS (ggNMOS) and the referenced gate-coupled NMOS (gcNMOS). Besides, the proposed circuit also achieves improved fast power-up immunity over that of the referenced gcNMOS. All investigated designs are fabricated in a 65-nm CMOS process. Transmission-line-pulsing (TLP) and human-body-model (HBM) test results have both confirmed the performance enhancements of the proposed circuit. Finally, the validity of the achieved performance enhancements on other trigger circuits is essentially revealed in this work.
引用
收藏
页码:344 / 347
页数:4
相关论文
共 45 条
  • [1] A Novel SOI IGBT for Power-Rail ESD Clamp Circuit
    Zhu, Jing
    Qian, Qinsong
    Sun, Weifeng
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 103 - 106
  • [2] PMOS-based power-rail ESD clamp circuit with adjustable holding voltage controlled by ESD detection circuit
    Yeh, Chih-Ting
    Ker, Ming-Dou
    MICROELECTRONICS RELIABILITY, 2013, 53 (02) : 208 - 214
  • [3] Investigation on the Gate Bias Voltage of BigFET in Power-rail ESD Clamp Circuit for Enhanced Transient Noise Immunity
    Lu, Guangyi
    Wang, Yuan
    Zhang, Lizhong
    Wang, Yize
    Huang, Ru
    Zhang, Xing
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [4] All-nMOS Power-Rail ESD Clamp Circuit With Compact Area and Low Leakage
    Hsieh, Chia-You
    Lin, Chun-Yu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (09) : 5205 - 5211
  • [5] Resistor-Less Design of Power-Rail ESD Clamp Circuit in Nanoscale CMOS Technology
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (12) : 3456 - 3463
  • [6] Novel Insights into the Power-off and Power-on Transient Performance of Power-rail ESD Clamp Circuit
    Lu, Guangyi
    Wang, Yuan
    Wang, Yize
    Cao, Jian
    Zhang, Xing
    2016 38TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2016,
  • [7] DESIGN OF ON-CHIP POWER-RAIL ESD CLAMP CIRCUIT WITH ULTR-SMALL CAPACITANCE TO DETECT ESD TRANSITION
    Chen, Shih-Hung
    Ker, Ming-Dou
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 327 - 330
  • [8] Capacitor-Less Design of Power-Rail ESD Clamp Circuit With Adjustable Holding Voltage for On-Chip ESD Protection
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2476 - 2486
  • [9] Power-Rail ESD Clamp Circuit with Polysilicon Diodes Against False Trigger During Fast Power-on Events
    Chen, Jie-Ting
    Ker, Ming-Dou
    2018 40TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2018,
  • [10] A False Trigger-Strengthened and Area-Saving Power-Rail Clamp Circuit with High ESD Performance
    Ma, Boyang
    Chen, Shupeng
    Wang, Shulong
    Qian, Lingli
    Han, Zeen
    Huang, Wei
    Fu, Xiaojun
    Liu, Hongxia
    MICROMACHINES, 2023, 14 (06)