FPGA based design and prototyping of efficient 5G QC-LDPC channel decoding

被引:0
|
作者
Nadal, Jeremy [1 ,2 ]
Baghdadi, Amer [1 ]
机构
[1] CNRS, IMT Atlantique, UMR 6285, Lab STICC, Brest, France
[2] Polytech Montreal, Dept Elect Engn, Montreal, PQ H3T 1J4, Canada
关键词
LDPC; 5G; Parallelism; Throughput; FPGA; PARITY CHECK CODES;
D O I
10.1109/rsp51120.2020.9244853
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Quasi-Cyclic (QC) Low-Density ParityCode (LDPC) is the key error correction code for the 5th Generation (5G) of cellular network technology. Designed to support several frame sizes and code rates, the 5G LDPC code structure allows high parallelism to deliver the high demanding data rate of 10 Gb/s. This impressive performance introduces challenging constraints on the hardware design. Particularly, allowing such high flexibility can introduce processing rate penalties on some configurations. In this context, a novel efficient and flexible hardware architecture for the 5G LDPC decoder is proposed, targeting Field Programmable Gate Array (FPGA) devices and supporting all 5G configurations. The architecture supports frame parallelism to maximize the utilization of the processing units, significantly improving the processing rate. Compared to a recent commercial 5G LDPC decoder, the proposed FPGA prototype achieves a higher processing rate for most configurations while having similar complexity.
引用
收藏
页码:36 / 42
页数:7
相关论文
共 50 条
  • [41] Hybrid-and-forward cooperative system based on joint layered decoding of QC-LDPC codes
    Zhang, Song
    Ma, Linhua
    Tang, Hong
    Zhang, Haiwei
    Hu, Xing
    Tian, Yu
    Beijing Hangkong Hangtian Daxue Xuebao/Journal of Beijing University of Aeronautics and Astronautics, 2015, 41 (09): : 1666 - 1672
  • [42] On Construction of Rate-Compatible Raptor-Like QC-LDPC Code for Enhanced IDMA in 5G and Beyond
    Song, Jian
    Zhang, Yushu
    PROCEEDINGS OF 2018 IEEE 10TH INTERNATIONAL SYMPOSIUM ON TURBO CODES & ITERATIVE INFORMATION PROCESSING (ISTC), 2018,
  • [43] Low-Complexity High-Throughput QC-LDPC Decoder for 5G New Radio Wireless Communication
    Thi Bao Nguyen, Tram
    Nguyen Tan, Tuy
    Lee, Hanho
    ELECTRONICS, 2021, 10 (04) : 1 - 18
  • [44] A Shared Hard Decisions Storing in Partially Parallel FPGA-based QC-LDPC Decoder
    Xie, Tianjiao
    Yuan, Ruijia
    Zhang, Jianhua
    2015 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION PROBLEM-SOLVING (ICCP), 2015, : 594 - 596
  • [45] Design of a Multimode QC-LDPC Decoder Based on Shift-Routing Network
    Liu, Chih-Hao
    Lin, Chien-Ching
    Yen, Shau-Wei
    Chen, Chih-Lung
    Chang, Hsie-Chia
    Lee, Chen-Yi
    Hsu, Yar-Sun
    Jou, Shyh-Jye
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (09) : 734 - 738
  • [46] Optimization of Bilayer Lengthened QC-LDPC code for Relay channel Based on Differential Evolution
    Xu, Hua
    2011 7TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2011,
  • [47] AVX-512 Based Software Decoding for 5G LDPC Codes
    Xu, Yi
    Wang, Wenjin
    Xu, Then
    Gao, Xiqi
    PROCEEDINGS OF THE 2019 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2019), 2019, : 54 - 59
  • [48] GPU-based LDPC Decoding for vRAN Systems in 5G and Beyond
    Tarver, Chance
    Tonnemacher, Matthew
    Chen, Hao
    Zhang, Jianzhong Charlie
    Cavallaro, Joseph R.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [49] Efficient encoding of QC-LDPC codes based on rotate-left-accumulator circuits
    Zhang, Peng
    Liu, Changyin
    Jiang, Lanxiang
    ELECTRONICS LETTERS, 2013, 49 (13) : 810 - 811
  • [50] A Flexible FPGA-Based Stochastic Decoder for 5G LDPC Codes
    Tera, Sivarama Prasad
    Alantattil, Rajesh
    Paily, Roy
    Barkalov, Alexander
    ELECTRONICS, 2023, 12 (24)