FPGA based design and prototyping of efficient 5G QC-LDPC channel decoding

被引:0
|
作者
Nadal, Jeremy [1 ,2 ]
Baghdadi, Amer [1 ]
机构
[1] CNRS, IMT Atlantique, UMR 6285, Lab STICC, Brest, France
[2] Polytech Montreal, Dept Elect Engn, Montreal, PQ H3T 1J4, Canada
关键词
LDPC; 5G; Parallelism; Throughput; FPGA; PARITY CHECK CODES;
D O I
10.1109/rsp51120.2020.9244853
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Quasi-Cyclic (QC) Low-Density ParityCode (LDPC) is the key error correction code for the 5th Generation (5G) of cellular network technology. Designed to support several frame sizes and code rates, the 5G LDPC code structure allows high parallelism to deliver the high demanding data rate of 10 Gb/s. This impressive performance introduces challenging constraints on the hardware design. Particularly, allowing such high flexibility can introduce processing rate penalties on some configurations. In this context, a novel efficient and flexible hardware architecture for the 5G LDPC decoder is proposed, targeting Field Programmable Gate Array (FPGA) devices and supporting all 5G configurations. The architecture supports frame parallelism to maximize the utilization of the processing units, significantly improving the processing rate. Compared to a recent commercial 5G LDPC decoder, the proposed FPGA prototype achieves a higher processing rate for most configurations while having similar complexity.
引用
收藏
页码:36 / 42
页数:7
相关论文
共 50 条
  • [21] A QC-LDPC Design Considering the Limited Number of Decoding Iterations for Optical Communications
    Zhang, Wei
    Zhao, Jian
    2020 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE (ACP) AND INTERNATIONAL CONFERENCE ON INFORMATION PHOTONICS AND OPTICAL COMMUNICATIONS (IPOC), 2020,
  • [22] Multi-Mode QC-LDPC Decoding Architecture With Novel Memory Access Scheduling for 5G New-Radio Standard
    Lee, Seongjin
    Park, Sangsoo
    Jang, Boseon
    Park, In-Cheol
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (05) : 2035 - 2048
  • [23] A High-Efficiency Segmented Reconfigurable Cyclic Shifter for 5G QC-LDPC Decoder
    Lam, Hing-Mo
    Lu, Silin
    Qiu, Hezi
    Zhang, Min
    Jiao, Hailong
    Zhang, Shengdong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2022, 69 (01) : 401 - 414
  • [24] An efficient multi-standard QC-LDPC decoder based on the row-layered decoding algorithm
    Guo, Song
    Dou, Yong
    Lei, Yuanwu
    Li, Rongchun
    Li, Yu
    IEICE ELECTRONICS EXPRESS, 2015, 12 (13):
  • [25] Parity-Check Matrix Partitioning for Efficient Layered Decoding of QC-LDPC Codes
    Lu, Teng
    He, Xuan
    Kang, Peng
    Xing, Jiongyue
    Tang, Xiaohu
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2023, 71 (06) : 3207 - 3220
  • [26] Concatenation decoding algorithm for QC-LDPC codes based on the reduced list syndromes
    Dong Z.-J.
    Feng G.-Z.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2010, 32 (04): : 825 - 829
  • [27] Deep Learning Approach for Efficient 5G LDPC Decoding in IoT
    Tera, Sivarama Prasad
    Chinthaginjala, Ravikumar V.
    Natha, Priya
    Ahmad, Shafiq
    Pau, Giovanni
    IEEE Access, 2024, 12 : 145671 - 145685
  • [28] Enhanced delta-based layered decoding of WiMAX QC-LDPC codes
    Kuo, Tzu-Chieh
    Willson, Alan N., Jr.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 524 - 527
  • [29] Joint design of QC-LDPC codes for coded cooperation system with joint iterative decoding
    Zhang, Shunwai
    Yang, Fengfan
    Tang, Lei
    Ejaz, Saqib
    Luo, Lin
    Maharaj, B. T.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (03) : 384 - 405
  • [30] GPU-Based, LDPC decoding for 5G and beyond
    Tarver, Chance
    Tonnemacher, Matthew
    Chen, Hao
    Zhang, Jianzhong
    Cavallaro, Joseph R.
    IEEE Open Journal of Circuits and Systems, 2021, 2 : 278 - 290