FPGA based design and prototyping of efficient 5G QC-LDPC channel decoding

被引:0
|
作者
Nadal, Jeremy [1 ,2 ]
Baghdadi, Amer [1 ]
机构
[1] CNRS, IMT Atlantique, UMR 6285, Lab STICC, Brest, France
[2] Polytech Montreal, Dept Elect Engn, Montreal, PQ H3T 1J4, Canada
关键词
LDPC; 5G; Parallelism; Throughput; FPGA; PARITY CHECK CODES;
D O I
10.1109/rsp51120.2020.9244853
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Quasi-Cyclic (QC) Low-Density ParityCode (LDPC) is the key error correction code for the 5th Generation (5G) of cellular network technology. Designed to support several frame sizes and code rates, the 5G LDPC code structure allows high parallelism to deliver the high demanding data rate of 10 Gb/s. This impressive performance introduces challenging constraints on the hardware design. Particularly, allowing such high flexibility can introduce processing rate penalties on some configurations. In this context, a novel efficient and flexible hardware architecture for the 5G LDPC decoder is proposed, targeting Field Programmable Gate Array (FPGA) devices and supporting all 5G configurations. The architecture supports frame parallelism to maximize the utilization of the processing units, significantly improving the processing rate. Compared to a recent commercial 5G LDPC decoder, the proposed FPGA prototype achieves a higher processing rate for most configurations while having similar complexity.
引用
收藏
页码:36 / 42
页数:7
相关论文
共 50 条
  • [31] High-Throughput FPGA-based QC-LDPC Decoder Architecture
    Mhaske, Swapnil
    Kee, Hojin
    Ly, Tai
    Aziz, Ahsan
    Spasojevic, Predrag
    2015 IEEE 82ND VEHICULAR TECHNOLOGY CONFERENCE (VTC FALL), 2015,
  • [32] Poster: FPGA Based Implementation of Overlapped QC-LDPC Decoder with Limited Resources
    Xu Dijia
    Bie Hongxia
    Zheng Jian
    Lei Chunyang
    2014 9TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND NETWORKING IN CHINA (CHINACOM), 2014, : 652 - 653
  • [33] Memory Compact High-Speed QC-LDPC Decoder Based on FPGA
    Xie T.
    Li B.
    Yang M.
    Yan Z.
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2019, 37 (03): : 515 - 522
  • [34] Hardware-Efficient and High-Throughput LLRC Segregation Based Binary QC-LDPC Decoding Algorithm and Architecture
    Verma, Anuj
    Shrestha, Rahul
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (08) : 2835 - 2839
  • [35] SoC-FPGA-based Implementation of Iris Recognition Enhanced by QC-LDPC Codes
    Ma, Longyu
    Sham, Chiu-Wing
    2019 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (ICFPT 2019), 2019, : 391 - 394
  • [36] An Efficient FPGA Based Prototyping Platform for MIMO Decoding
    Numan, Mostafa Wasiuddin
    Misran, Norbahiah
    Islam, Mohammad Tariqul
    2009 INTERNATIONAL CONFERENCE ON SPACE SCIENCE AND COMMUNICATION, 2009, : 47 - +
  • [37] Design and Implementation of Quasi Cyclic Low Density Parity Check (QC-LDPC) Code on FPGA
    Patel, Dharmesh J.
    Engineer, Pinalkumar
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, SIGNAL PROCESSING AND NETWORKING (WISPNET), 2017, : 181 - 185
  • [38] Efficient and Scalable FPGA-Oriented Design of QC-LDPC Bit-Flipping Decoders for Post-Quantum Cryptography
    Zoni, Davide
    Galimberti, Andrea
    Fornaciari, William
    IEEE ACCESS, 2020, 8 : 163419 - 163433
  • [39] Neural Layered Decoding of 5G LDPC Codes
    Shah, Nemin
    Vasavada, Yash
    IEEE COMMUNICATIONS LETTERS, 2021, 25 (11) : 3590 - 3593
  • [40] Decoding Latency of LDPC Codes in 5G NR
    Wu, Hao
    Wang, Huayong
    2019 29TH INTERNATIONAL TELECOMMUNICATION NETWORKS AND APPLICATIONS CONFERENCE (ITNAC), 2019,