A novel joint-in-via, flip-chip chip-scale package

被引:3
|
作者
Lee, TK
Zhang, S
Wong, CC
Tan, AC
机构
关键词
D O I
10.1109/ECTC.2004.1319065
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is believed that the slower-than-expected adoption of flip-chip (FC) packages is due to the lagging advancement in substrate designs and technologies with front-end processes. This lag has also resulted in the need for a costly redistribution layer (RDL), which fans out the die pads to meet the substrate design rule. This paper reviews the photographic metallization limitation of organic substrates and proposes an innovative joint-in-via architecture using existing substrate technologies to improve the pad pitch resolutions. The joint-in-via architecture consolidates the landing pads, the micro-vias, and the flip-chip joint into one common element, thereby saving valuable substrate real estate for high-density routing. It has been successfully conceptualized on a flex laminate at a pad pitch of 70 mum and a receiving pad size of 50 mum, potentially enabling the removal of the RDL layer for packaging. Robustness in flip-chip assembly is improved by the joint-in-via architecture because it prevents solder bridging and allows the use of existing packaging infrastructure. A new flip-chip, chip-scale package (FC-CSP) has evolved with the implementation of the joint-in-via architecture. With material optimization, the FC-CSP passes standard reliability tests, further demonstrating the robustness of the joint-in-via technology.
引用
下载
收藏
页码:1209 / 1215
页数:7
相关论文
共 50 条
  • [31] Flip-Chip on Glass (FCOG) Package for Low Warpage
    McCann, Scott R.
    Sundaram, Venkatesh
    Tummala, Rao R.
    Sitaraman, Suresh K.
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 2189 - 2193
  • [32] Quantitative characterization of a flip-chip solder joint
    Patra, S.K.
    Sritharan, S.S.
    Lee, Y.C.
    Journal of Applied Mechanics, Transactions ASME, 1995, 62 (02): : 390 - 397
  • [33] Effect of Flip-Chip Package Parameters on CDM Discharge
    Karp, James
    Kireev, Vassili
    Tsaggaris, Dean
    Fakhruddin, Mohammed
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS - 2008, 2008, : 1 - 5
  • [34] QUANTITATIVE CHARACTERIZATION OF A FLIP-CHIP SOLDER JOINT
    PATRA, SK
    SRITHARAN, SS
    LEE, YC
    JOURNAL OF APPLIED MECHANICS-TRANSACTIONS OF THE ASME, 1995, 62 (02): : 390 - 397
  • [35] Eutectic solder flip chip technology for Chip Scale Package
    Takubo, C
    Hirano, N
    Doi, K
    Tazawa, H
    Hosomi, E
    Hiruta, Y
    NINETEENTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM - PROCEEDINGS, 1996 IEMT SYMPOSIUM, 1996, : 488 - 493
  • [36] Study of electrical performance of flip-chip package via designs for Gigahertz applications
    Shi, Hao
    Beyene, Wendemagegnehu T.
    Khalili, Sam
    Yuan, Chuck
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2006, : 261 - +
  • [37] New ultra thin Chip Scale Package (CSP) based on thermo-sonic flip-chip interconnection
    Choi, Seung-Yong
    Ti, Ching-Shian
    Park, Min-Hyo
    Chang, Seng-Teong
    2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 892 - +
  • [38] Characterization of warpage of flip-chip PBGA package and its effect on solder joint reliability
    Park, S
    Han, B
    Verma, K
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 253 - 258
  • [39] Assembly and reliability of "large die" flip-chip chip scale packages
    Gaffney, K
    Erich, R
    2001 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, PROCEEDINGS, 2001, 4428 : 137 - 142
  • [40] Wafer level packaging of a tape flip-chip chip scale packages
    Hotchkiss, G
    Amador, G
    Edwards, D
    Hundt, P
    Stark, L
    Stierman, R
    Heinen, G
    MICROELECTRONICS RELIABILITY, 2001, 41 (05) : 705 - 713