Design and Performance Optimization of Dopingless Vertical Nanowire TFET Using Gate Stacking Technique

被引:5
|
作者
Bhardwaj, Anjana [1 ]
Kumar, Pradeep [1 ]
Raj, Balwinder [2 ]
Anand, Sunny [1 ]
机构
[1] Amity Univ Uttar Pradesh, Noida, India
[2] NITTTR, Chandigarh, India
关键词
EOT; SiO2; HfO2; gate stacking; junctionless; dopingless; charge plasma; DUAL-MATERIAL; JUNCTIONLESS TRANSISTOR; ARCHITECTURE; IMPACT;
D O I
10.1007/s11664-022-09658-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper focuses on the impact of gate stacking (SiO2+HfO2) on dopingless vertical nanowire TFET (designed with gate-on-source technique) with an equivalent oxide thickness (EOT) of 0.8 nm and SiO2 thickness of 0.5 nm. Here, the charge plasma technique is used for doping on an intrinsic silicon substrate by using platinum (with work function of 5.93 eV) on the source side metal and hafnium (with work function of 3.9 eV) as the gate 1 metal. The proposed gate-stacked charge plasma vertical nanowire tunnel FET (GS-CPVNWTFET) device is simulated in ATLAS-2D, and the performance metrics are investigated. The paper compares three different combinations of SiO2 and HfO2 (with SiO2 thicknesses of 0.3 nm, 0.4 nm and 0.5 nm) and then the analog and RF parameters, such as I-D-V-GS and I-D-V-DS characteristics, input transconductance (g(m)), transconductance to drive current ratio (g(m)/I-D), gate to source capacitance (C-GS), gate to drain capacitance (C-GD), total gate capacitance (C-GG), unity gain cut-off frequency (f(T)), output transconductance (g(d)), output resistance (r(O), early voltage (V-EA), intrinsic gain (A(V)) and gain bandwidth product (GBP), and the structural performance for all three combinations are obtained. The proposed GS-CPVNWTFET device exhibits I-ON of 19.182 mu A/mu m, I-OFF of 7.05 x 10(-17) A/mu m, ratio of ON current to OFF current (I-ON/I-OFF) - 2.72 x 10(11), subthreshold slope (SS) of 10.80 mV/decade and DIBL of 3.17 mV/V. Later, a comparison is carried out between conventional CPVNWTFET and gate-stacked CPVNWTFET, and it is observed that the proposed GS-CPVNWTFET device with gate-on-source technique shows better analog and structural performance.
引用
收藏
页码:4005 / 4013
页数:9
相关论文
共 50 条
  • [21] Design Insights Into Switching Performance of Germanium Source L-Shaped Gate Dopingless TFET Based on Cladding Layer Concept
    Cherik, Iman Chahardah
    Mohammadi, Saeed
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (02) : 801 - 805
  • [22] Performance Improvement of Double-Gate TFET Using Metal Strip Technique
    Satyendra Kumar
    Kaushal Nigam
    Saurabh Chaturvedi
    Areeb Inshad Khan
    Ashika Jain
    Silicon, 2022, 14 : 1759 - 1766
  • [23] Performance Improvement of Double-Gate TFET Using Metal Strip Technique
    Kumar, Satyendra
    Nigam, Kaushal
    Chaturvedi, Saurabh
    Khan, Areeb Inshad
    Jain, Ashika
    SILICON, 2022, 14 (04) : 1759 - 1766
  • [24] Optimization of double metal-gate InAs/Si heterojunction nanowire TFET
    Choi, Yejoo
    Hong, Yuri
    Ko, Eunah
    Shin, Changhwan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (07)
  • [25] Performance Enhancement of Novel Dopingless TFET Using Raised Source and Recessed Drain
    Cong Li
    Haofeng Jiang
    Jiamin Guo
    Hailong You
    Weifeng Liu
    Yiqi Zhuang
    Silicon, 2021, 13 : 3981 - 3990
  • [26] Performance Enhancement of Novel Dopingless TFET Using Raised Source and Recessed Drain
    Li, Cong
    Jiang, Haofeng
    Guo, Jiamin
    You, Hailong
    Liu, Weifeng
    Zhuang, Yiqi
    SILICON, 2021, 13 (11) : 3981 - 3990
  • [27] Extended Gate to source overlap Heterojunction Vertical TFET: Design, analysis, and optimization with process parameter variations
    Chawla, Tulika
    Khosla, Mamta
    Raj, Balwinder
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2022, 145
  • [28] Performance Investigation of Source Delta-Doped Vertical Nanowire TFET
    Raman, Ashish
    Kumar, Karnatakam Jaswanth
    Kakkar, Deepti
    Ranjan, Ravi
    Kumar, Naveen
    JOURNAL OF ELECTRONIC MATERIALS, 2022, 51 (10) : 5655 - 5663
  • [29] Design and performance analysis of gate-all-around negative capacitance dopingless nanowire tunnel field effect transistor
    Solay, Leo Raj
    Kumar, Naveen
    Amin, S. Intekhab
    Kumar, Pradeep
    Anand, Sunny
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (11)
  • [30] Performance Investigation of Source Delta-Doped Vertical Nanowire TFET
    Ashish Raman
    Karnatakam Jaswanth Kumar
    Deepti Kakkar
    Ravi Ranjan
    Naveen Kumar
    Journal of Electronic Materials, 2022, 51 : 5655 - 5663