Design and Performance Optimization of Dopingless Vertical Nanowire TFET Using Gate Stacking Technique

被引:5
|
作者
Bhardwaj, Anjana [1 ]
Kumar, Pradeep [1 ]
Raj, Balwinder [2 ]
Anand, Sunny [1 ]
机构
[1] Amity Univ Uttar Pradesh, Noida, India
[2] NITTTR, Chandigarh, India
关键词
EOT; SiO2; HfO2; gate stacking; junctionless; dopingless; charge plasma; DUAL-MATERIAL; JUNCTIONLESS TRANSISTOR; ARCHITECTURE; IMPACT;
D O I
10.1007/s11664-022-09658-9
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper focuses on the impact of gate stacking (SiO2+HfO2) on dopingless vertical nanowire TFET (designed with gate-on-source technique) with an equivalent oxide thickness (EOT) of 0.8 nm and SiO2 thickness of 0.5 nm. Here, the charge plasma technique is used for doping on an intrinsic silicon substrate by using platinum (with work function of 5.93 eV) on the source side metal and hafnium (with work function of 3.9 eV) as the gate 1 metal. The proposed gate-stacked charge plasma vertical nanowire tunnel FET (GS-CPVNWTFET) device is simulated in ATLAS-2D, and the performance metrics are investigated. The paper compares three different combinations of SiO2 and HfO2 (with SiO2 thicknesses of 0.3 nm, 0.4 nm and 0.5 nm) and then the analog and RF parameters, such as I-D-V-GS and I-D-V-DS characteristics, input transconductance (g(m)), transconductance to drive current ratio (g(m)/I-D), gate to source capacitance (C-GS), gate to drain capacitance (C-GD), total gate capacitance (C-GG), unity gain cut-off frequency (f(T)), output transconductance (g(d)), output resistance (r(O), early voltage (V-EA), intrinsic gain (A(V)) and gain bandwidth product (GBP), and the structural performance for all three combinations are obtained. The proposed GS-CPVNWTFET device exhibits I-ON of 19.182 mu A/mu m, I-OFF of 7.05 x 10(-17) A/mu m, ratio of ON current to OFF current (I-ON/I-OFF) - 2.72 x 10(11), subthreshold slope (SS) of 10.80 mV/decade and DIBL of 3.17 mV/V. Later, a comparison is carried out between conventional CPVNWTFET and gate-stacked CPVNWTFET, and it is observed that the proposed GS-CPVNWTFET device with gate-on-source technique shows better analog and structural performance.
引用
收藏
页码:4005 / 4013
页数:9
相关论文
共 50 条
  • [31] Detection of Biomolecules Using Charge-Plasma Based Gate Underlap Dielectric Modulated Dopingless TFET
    Sachin K. Verma
    Shailendra Singh
    Girish Wadhwa
    Balwinder Raj
    Transactions on Electrical and Electronic Materials, 2020, 21 : 528 - 535
  • [32] Detection of Biomolecules Using Charge-Plasma Based Gate Underlap Dielectric Modulated Dopingless TFET
    Verma, Sachin K.
    Singh, Shailendra
    Wadhwa, Girish
    Raj, Balwinder
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2020, 21 (05) : 528 - 535
  • [33] A new design approach for enhancement of DC/RF performance with improved ambipolar conduction of dopingless TFET
    Aslam, Mohd.
    Yadav, Shivendra
    Soni, Deepak
    Sharma, Dheeraj
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 112 : 86 - 96
  • [34] Performance enhancement of the dual-metal gate In0.53Ga0.47As dopingless TFET by using a platinum metal strip insertion
    Liu, Hu
    Yang, Lin-An
    Chen, Yao
    Jin, Zhi
    Hao, Yue
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2019, 58 (10)
  • [35] Analysis of ONOFIC Technique Using SiGe Heterojunction Double Gate Vertical TFET for Low Power Applications
    Shailendra Singh
    Balwinder Raj
    Silicon, 2021, 13 : 2115 - 2124
  • [36] Analysis of ONOFIC Technique Using SiGe Heterojunction Double Gate Vertical TFET for Low Power Applications
    Singh, Shailendra
    Raj, Balwinder
    SILICON, 2021, 13 (07) : 2115 - 2124
  • [37] Negative Capacitance Vertical Dopingless TFET and Its Analog/RF Analysis Using Interface Trap Charges
    Choudhary, Vibhash
    Agrawal, Sachin
    Kumar, Manoj
    Verma, Madhulika
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2025, 25 (01) : 163 - 172
  • [38] Design and performance analysis of GAA Schottky barrier-gate stack-dopingless nanowire FET for phosphine gas detection
    Raman, Ashish
    Kakkar, Deepti
    Bansal, Manish
    Kumar, Naveen
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2019, 125 (11):
  • [39] Design and performance analysis of GAA Schottky barrier-gate stack-dopingless nanowire FET for phosphine gas detection
    Ashish Raman
    Deepti Kakkar
    Manish Bansal
    Naveen Kumar
    Applied Physics A, 2019, 125
  • [40] Gate-All-Around Nanowire TFET with Heterojunction and Core Insulator: Design and Analysis
    Singh, Sadhana
    Chaudhary, Tarun
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2023, 12 (11)