Power and thermal modeling approach for homogeneously stacked butterfly fat tree architecture in 3D ICs

被引:4
|
作者
Durrani, Yaseer Arafat [1 ]
机构
[1] Univ Engn & Technol, Dept Elect Engn, Taxila, Pakistan
关键词
network-on-chip; power modeling; ring oscillator; thermal sensor; through-silicon via; NETWORKS-ON-CHIP; OPTIMIZATION;
D O I
10.1002/jnm.2330
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power consumption and heat dissipation are becoming serious issues in the design process of the 3D integrated circuit (IC). The multiple dies are stacked and communicated through-silicon vias to work as a single device to achieve high performance with minimum power and heat dissipation. This paper presents the power and thermal modeling approaches for the power/heat estimation of homogenous integration of network-on-chip-based tree architecture in 3D IC design. The preliminary experimental work of power model is divided in 2 major parts of the design. The first part estimates the power of network-on-chip tree architecture on each stack/layer separately, and the second estimates the power dissipation of the uniformly distributed through-silicon vias and input/output pads. The model uses a linear function to estimate the average power dissipation. The thermal model estimates the heat dissipation by using thermal sensors on different sections of the individual layer. For an entire IC design, the average power/thermal is extracted by simple addition of all power/thermal estimation results of the model. The design is operated with multiple frequencies to find the most appropriate frequency to minimize power dissipation. In experiments, the average maximum error is estimated 16.29%.
引用
收藏
页数:14
相关论文
共 50 条
  • [1] Thermal Characterization of TSV based 3D Stacked ICs
    Swarup, Sahana
    Tan, Sheldon X. -D.
    Liu, Zao
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 335 - 338
  • [2] Power Analysis Approach for NoC-based Homogeneous Stacked 3D ICs
    Durrani, Yaseer Arafat
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (02)
  • [3] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [4] THERMAL MODELING OF MONOLITHIC 3D ICS
    Peng, Baoli
    Pavlidis, Vasilis F.
    Cheng, Yuanqing
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [5] Whitespace Redistribution For Thermal Via Insertion In 3D Stacked ICs
    Wong, Eric
    Lim, Sung Kyu
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 267 - 272
  • [6] Thermal-aware steiner routing for 3D stacked ICs
    Pathak, Mohit
    Lim, Sung Kyu
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 205 - 211
  • [7] Adaptive Thermal Management for 3D ICs with Stacked DRAM Caches
    Li, Dawei
    Zhang, Kaicheng
    Guliani, Akhil
    Ogrenci-Memik, Seda
    PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [8] Co-design of Thermal Management with System Architecture and Power Management for 3D ICs
    Roy, Rishav
    Das, Shidhartha
    Labbe, Benoit
    Mathur, Rahul
    Jeloka, Supreet
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 211 - 220
  • [9] Thermal aware placement in 3D ICs using quadratic uniformity modeling approach
    Yan, Haixia
    Zhou, Qiang
    Hong, Xianlong
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (02) : 175 - 180
  • [10] Impedance modeling and analysis of multi-stacked on-chip power distribution network in 3D ICs
    Yang Wang
    Gang Dong
    Wei Xiong
    Dongliang Song
    Zhangming Zhu
    Yintang Yang
    Journal of Computational Electronics, 2022, 21 : 1282 - 1292