Charging/discharging kinetics in LPCVD silicon nanocrystal MOS memory structures

被引:5
|
作者
Turchanikov, V.
Nazarov, A.
Lysenko, V.
Tsoi, E.
Salonidou, A.
Nassiopoulou, A. G.
机构
[1] Natl Acad Sci Ukraine, Lashkaryov Inst Semicond Phys, UA-03028 Kiev, Ukraine
[2] NCSR Demokritos, IMEL, GR-15310 Athens, Greece
来源
关键词
nanoclusters; nanodots; NVM;
D O I
10.1016/j.physe.2006.12.034
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The paper focuses on the peculiarities of charging/discharging kinetics and write/erase (W/E) window formation in nanocrystal metaloxide semiconductor (MOS) non-volatile memory (NVM) structures prepared by low-pressure chemical vapor deposition (LPCVD) of amorphous silicon, followed by solid phase crystallization and thermal oxidation. It is generally known that the W/E window formation via pulse injection depends on the kinetics of carriers trapping (electrons and/or holes) in the nanocrystal NVM structure and consequently on the cumulative time of recharging bias application, i.e. pulse duration and number of applied pulses. In this work, we have shown that with the same cumulative time biasing but different charging pulse durations, the resulting W/E window width can be rather different, demonstrating a staircase window formation. This phenomenon is interpreted by a model of partial fast charge draining from the trapping sites in the vicinity of Si nanoclusters into the Si substrate. The detailed experimental investigation of charging/discharging kinetics of the considered structures in combination with computer simulations lead to the conclusion that there is a single process of negative charge trapping with a time constant of 235 +/- 35 ins and at least four processes of positive charge trapping with dime constants distributed in the range from < 10 ms to > 10 s. (C) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:89 / 93
页数:5
相关论文
共 50 条
  • [21] Memory and nonlinear transport effects in charging-discharging of a supercapacitor
    Uchaikin, V. V.
    Ambrozevich, A. S.
    Sibatov, R. T.
    Ambrozevich, S. A.
    Morozova, E. V.
    TECHNICAL PHYSICS, 2016, 61 (02) : 250 - 259
  • [22] MOS memory devices based on silicon nanocrystal arrays fabricated by very low energy ion implantation
    Normand, P
    Kapetanakis, E
    Tsoukalas, D
    Kamoulakos, G
    Beltsios, K
    Van den Berg, J
    Zhang, S
    MATERIALS SCIENCE & ENGINEERING C-BIOMIMETIC AND SUPRAMOLECULAR SYSTEMS, 2001, 15 (1-2): : 145 - 147
  • [23] Silicon-Carbide (SiC) Nanocrystal Technology and Characterization and Its Applications in Memory Structures
    Mazurak, Andrzej
    Mroczynski, Robert
    Beke, David
    Gali, Adam
    NANOMATERIALS, 2020, 10 (12) : 1 - 11
  • [24] Kinetics of two-dimensional electrons and holes in tunneling silicon MOS structures
    Altukhov, PD
    Kuzminov, EG
    PHYSICA STATUS SOLIDI B-BASIC RESEARCH, 2000, 221 (01): : 439 - 445
  • [25] KINETICS OF LOCAL FIELD GENERATION OF CHARGE-CARRIERS IN SILICON MOS STRUCTURES
    LITOVSKII, RN
    LYSENKO, VS
    NAZAROV, AN
    RUDENKO, TE
    SOVIET MICROELECTRONICS, 1987, 16 (05): : 249 - 257
  • [26] Surface Charging of Silicon Dioxide/Silicon Structures
    Martin, B.
    Ostrovskiy, A.
    Kliem, H.
    2011 14TH INTERNATIONAL SYMPOSIUM ON ELECTRETS (ISE), 2011, : 41 - 42
  • [27] Electron charging and discharging effects of tungsten nanocrystals embedded in silicon dioxide for low-voltage nonvolatile memory technology
    Chang, TC
    Liu, PT
    Yan, ST
    Sze, SM
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2005, 8 (03) : G71 - G73
  • [28] Modelling and simulation of charging and discharging processes in nanocrystal flash memories during program and erase operations
    Campera, A
    Iannaccone, G
    SOLID-STATE ELECTRONICS, 2005, 49 (11) : 1745 - 1753
  • [29] Dynamical modeling of transport in MOS structures containing silicon nanocrystals for memory applications
    Carreras, Josep
    Jambois, O.
    Peralvarez, M.
    Lebour, Y.
    Garrido, B.
    MICROELECTRONIC ENGINEERING, 2008, 85 (12) : 2378 - 2381
  • [30] Charging and discharging characteristics of stacked floating gates of silicon quantum dots
    Shibaguchi, T
    Ikeda, M
    Murakami, H
    Miyazaki, S
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 709 - 712