Integrating core selection in the SOC test solution design-flow

被引:0
|
作者
Larsson, E [1 ]
机构
[1] Linkoping Univ, Embedded Syst Lab, SE-58283 Linkoping, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a technique to integrate core selection in the SOC (system-on-chip) test solution design-flow. It can, in contrast to previous approaches, be used in the early design-space exploration phase (the core selection process) to evaluate the impact on the system's final test solution imposed by different design decisions, i.e. the core selection and the cores test characteristics. The proposed technique includes the interdependent problems: test scheduling, TAM (test access mechanism) design, test set selection and test resource-floor-planning, and it minimizes a weighted cost-function based on test time and TAM routing cost while considering test conflicts and test power limitations. An advantage with the technique is the novel three-level power model: system, power-grid, and core. We have implemented and compared the proposed technique, a fast estimation technique and a computational extensive pseudo-exhaustive method, and the results demonstrate that our technique produces high quality solutions at reasonable computational cost.
引用
收藏
页码:1349 / 1358
页数:10
相关论文
共 50 条
  • [31] Computer-aided test flow in core-based design
    Zivkovic, VA
    Tangelder, RJWT
    Kerkhoff, HG
    MICROELECTRONICS JOURNAL, 2000, 31 (11-12): : 999 - 1008
  • [32] Using a soft core in a SoC design: experiences with picoJava
    Dey, Sujit
    Panigrahi, Debashis
    Chen, Li
    Taylor, Clark N.
    Sekar, Krishna
    Sanchez, Pablo
    IEEE Design and Test of Computers, 17 (03): : 60 - 71
  • [33] Dual core SoC based embedded software design
    Jiang, Yunliang
    Miao, Qiang
    Shao, Bin
    Jisuanji Gongcheng/Computer Engineering, 2004, 30 (12):
  • [34] A core-centric design methodology for SOC designs
    Su, C.-F.
    Wu, A.C.-H.
    Journal of the Chinese Institute of Electrical Engineering, Transactions of the Chinese Institute of Engineers, Series E/Chung KuoTien Chi Kung Chieng Hsueh K'an, 2001, 8 (04): : 299 - 307
  • [35] A simple wrapped core linking module for SoC test access
    Song, J
    Park, S
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 344 - 349
  • [36] CORE-UNIFIED SOC TEST DATA COMPRESSION AND APPLICATION
    Yi Maoxiang Guo Xueying Liang Huaguo Wang Wei Zhang Lei(Department of Electronic Science and Technology
    Journal of Electronics(China), 2010, 27 (01) : 79 - 87
  • [37] Optimal core wrapper width selection and SOC test scheduling based on 3-D bin packing algorithm
    Huang, Y
    Mukherjee, N
    Reddy, SM
    Tsai, CC
    Cheng, WT
    Samman, O
    Reuter, P
    Zaidan, Y
    INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 74 - 82
  • [38] A hierarchical test access mechanism for SoC and the automatic test development flow
    Chou, CW
    Huang, JR
    Hsiao, MJ
    Chang, TY
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 164 - 167
  • [39] Mixed signal and SoC design flow requirements
    Tarim, TB
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5974 - 5977
  • [40] Automated Flow for Test Pattern Creation for IPs in SoC
    Sargsyan, D.
    Harutyunyan, G.
    Shoukourian, S.
    Zorian, Y.
    2017 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2017,