Integrating core selection in the SOC test solution design-flow

被引:0
|
作者
Larsson, E [1 ]
机构
[1] Linkoping Univ, Embedded Syst Lab, SE-58283 Linkoping, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We propose a technique to integrate core selection in the SOC (system-on-chip) test solution design-flow. It can, in contrast to previous approaches, be used in the early design-space exploration phase (the core selection process) to evaluate the impact on the system's final test solution imposed by different design decisions, i.e. the core selection and the cores test characteristics. The proposed technique includes the interdependent problems: test scheduling, TAM (test access mechanism) design, test set selection and test resource-floor-planning, and it minimizes a weighted cost-function based on test time and TAM routing cost while considering test conflicts and test power limitations. An advantage with the technique is the novel three-level power model: system, power-grid, and core. We have implemented and compared the proposed technique, a fast estimation technique and a computational extensive pseudo-exhaustive method, and the results demonstrate that our technique produces high quality solutions at reasonable computational cost.
引用
收藏
页码:1349 / 1358
页数:10
相关论文
共 50 条
  • [21] A Design-flow for High-Level Synthesis and Resource Estimation of Reconfigurable Architectures
    Pasha, Muhammad Adeel
    Siddiqui, Bilal
    Farooq, Umer
    2015 10TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA (DTIS), 2015,
  • [22] Core - Clustering based SOC test scheduling optimization
    Huang, Y
    Reddy, SM
    Cheng, WT
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 405 - 410
  • [23] ALTERING THE SOC-DESIGN FLOW
    Wilson, Ron
    EDN, 2010, 55 (11) : 30 - 35
  • [24] SOC Test Optimization with Compression-Technique Selection
    Larsson, Anders
    Zhang, Xin
    Larsson, Erik
    Chakrabarty, Krishnendu
    2008 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2008, : 1041 - 1041
  • [25] SOC test architecture design for efficient utilization of test bandwidth
    Goel, SK
    Marinissen, EJ
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (04) : 399 - 429
  • [26] A Unified Test and Debug Platform for SOC Design
    Lee, Kuen-Jong
    Chang, Chin-Yao
    Su, Alan
    Liang, Si-Yuan
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 577 - +
  • [27] Integrated test solution for embedded UHF/RF SOC
    Lu, Sean
    Lee, Dee-Won
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 517 - 517
  • [28] Design For Test of Radiation-Hardened SOC
    Zhang, Shaozhen
    Chen, Mo
    Mu, Jun
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 252 - 256
  • [29] Automatic SoC Design Flow on Many-core Processors: a Software Hardware Co-Design Approach for FPGAs
    Liu, Ling
    Morozov, Oleksii
    Han, Yuxing
    Gutknecht, Juerg
    Hunziker, Patrick
    FPGA 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, 2011, : 37 - 40
  • [30] MetaML: Automating Customizable Cross-Stage Design-Flow for Deep Learning Acceleration
    Que, Zhiqiang
    Liu, Shuo
    Rognlien, Markus
    Guo, Ce
    Coutinho, Jose G. F.
    Luk, Wayne
    2023 33RD INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2023, : 248 - 252