Current-mode phase-locked loops - A new architecture

被引:16
|
作者
DiClemente, Dominic [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON M5B 2K3, Canada
关键词
current-controlled oscillators (CCOs); current-mode loop filters; current-mode phase-locked loops (PLLs);
D O I
10.1109/TCSII.2006.889727
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief introduces current-mode phase-locked loops (PLLs). The proposed current-mode PLLs differ from conventional voltage-mode PLLs by replacing their RC loop filter with a RL loop filter, eliminating the need for large on-chip capacitors. The large inductance of the current-mode loop filter is obtained from CMOS active inductors, taking the advantage of their large and tunable inductance and small silicon area. Both types I and II current-mode PLLs are introduced. Implemented in TSMC 0.18-mu m CMOS technology, the simulation results of a 3-GHz current-mod,e PLL demonstrate that the PLL has the lock time 50 ns, silicon area 2800 mu m(2), dc power consumption 12.2 mW, and phase noise of -84.5 dBc at 1-MHz frequency offset and the maximum -74 dBc reference spurs.
引用
收藏
页码:303 / 307
页数:5
相关论文
共 50 条
  • [21] Characterization and verification of phase-locked loops
    Egan, T
    Mourad, S
    IMTC/2001: PROCEEDINGS OF THE 18TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3: REDISCOVERING MEASUREMENT IN THE AGE OF INFORMATICS, 2001, : 1697 - 1702
  • [22] A Digital BIST for Phase-Locked Loops
    Sliech, Kevin
    Margala, Martin
    23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, : 134 - 142
  • [23] Advanced Digital Phase-Locked Loops
    Levantino, Salvatore
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,
  • [24] INCREASING VERSATILITY OF PHASE-LOCKED LOOPS
    CHEUNG, WN
    ELECTRONIC ENGINEERING, 1978, 50 (610): : 51 - &
  • [25] ON OPTIMUM DIGITAL PHASE-LOCKED LOOPS
    GUPTA, SC
    IEEE TRANSACTIONS ON COMMUNICATION TECHNOLOGY, 1968, CO16 (02): : 340 - &
  • [26] TRANSIENT EVENTS IN PHASE-LOCKED LOOPS
    PARK, JL
    AUSTRALIAN TELECOMMUNICATION RESEARCH, 1977, 11 (03): : 13 - 22
  • [27] LOCK DETECTION IN PHASE-LOCKED LOOPS
    STENSBY, J
    SIAM JOURNAL ON APPLIED MATHEMATICS, 1992, 52 (05) : 1469 - 1475
  • [28] Chimeras in digital phase-locked loops
    Paul, Bishwajit
    Banerjee, Tanmoy
    CHAOS, 2019, 29 (01)
  • [29] On the Gardner Problem for Phase-Locked Loops
    N. V. Kuznetsov
    M. Y. Lobachev
    M. V. Yuldashev
    R. V. Yuldashev
    Doklady Mathematics, 2019, 100 : 568 - 570
  • [30] SYNCHRONIZATION OF CHAOS IN PHASE-LOCKED LOOPS
    ENDO, T
    CHUA, LO
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1991, 38 (12): : 1580 - 1588