Current-mode phase-locked loops - A new architecture

被引:16
|
作者
DiClemente, Dominic [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON M5B 2K3, Canada
关键词
current-controlled oscillators (CCOs); current-mode loop filters; current-mode phase-locked loops (PLLs);
D O I
10.1109/TCSII.2006.889727
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief introduces current-mode phase-locked loops (PLLs). The proposed current-mode PLLs differ from conventional voltage-mode PLLs by replacing their RC loop filter with a RL loop filter, eliminating the need for large on-chip capacitors. The large inductance of the current-mode loop filter is obtained from CMOS active inductors, taking the advantage of their large and tunable inductance and small silicon area. Both types I and II current-mode PLLs are introduced. Implemented in TSMC 0.18-mu m CMOS technology, the simulation results of a 3-GHz current-mod,e PLL demonstrate that the PLL has the lock time 50 ns, silicon area 2800 mu m(2), dc power consumption 12.2 mW, and phase noise of -84.5 dBc at 1-MHz frequency offset and the maximum -74 dBc reference spurs.
引用
收藏
页码:303 / 307
页数:5
相关论文
共 50 条