This brief introduces current-mode phase-locked loops (PLLs). The proposed current-mode PLLs differ from conventional voltage-mode PLLs by replacing their RC loop filter with a RL loop filter, eliminating the need for large on-chip capacitors. The large inductance of the current-mode loop filter is obtained from CMOS active inductors, taking the advantage of their large and tunable inductance and small silicon area. Both types I and II current-mode PLLs are introduced. Implemented in TSMC 0.18-mu m CMOS technology, the simulation results of a 3-GHz current-mod,e PLL demonstrate that the PLL has the lock time 50 ns, silicon area 2800 mu m(2), dc power consumption 12.2 mW, and phase noise of -84.5 dBc at 1-MHz frequency offset and the maximum -74 dBc reference spurs.
机构:
St Petersburg State Univ, St Petersburg 198504, Russia
Russian Acad Sci, Inst Problems Mech Engn, St Petersburg 199178, Russia
Univ Jyvaskyla, Jyvaskyla, FinlandSt Petersburg State Univ, St Petersburg 198504, Russia
Kuznetsov, N. V.
Lobachev, M. Y.
论文数: 0引用数: 0
h-index: 0
机构:
St Petersburg State Univ, St Petersburg 198504, RussiaSt Petersburg State Univ, St Petersburg 198504, Russia
Lobachev, M. Y.
Yuldashev, M. V.
论文数: 0引用数: 0
h-index: 0
机构:
St Petersburg State Univ, St Petersburg 198504, RussiaSt Petersburg State Univ, St Petersburg 198504, Russia
Yuldashev, M. V.
Yuldashev, R. V.
论文数: 0引用数: 0
h-index: 0
机构:
St Petersburg State Univ, St Petersburg 198504, RussiaSt Petersburg State Univ, St Petersburg 198504, Russia