Glitch power minimization by selective gate freezing

被引:25
|
作者
Benini, L
De Micheli, D
Macii, A
Macii, E
Poncino, M
Scarsi, R
机构
[1] Univ Bologna, Dipartimento Elettron Informat & Sistemist, I-40136 Bologna, Italy
[2] Stanford Univ, Comp Syst Lab, Stanford, CA 94305 USA
[3] Politecn Torino, Dipartimento Automat & Informat, I-10129 Turin, Italy
关键词
CMOS digital integrated circuits; design automation; power optimization;
D O I
10.1109/92.845895
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a technique for glitch power minimization in combinational circuits. The total number of glitches is reduced by replacing some existing gates with functionally equivalent ones (called F-Gates) that can be "frozen" by asserting a control signal. A frozen gate cannot propagate glitches to its output. Algorithms for gate selection and clustering that maximize the percentage of filtered glitches and reduce the overhead for generating the control signals are introduced. A power-efficient CMOS implementation of F-Gates is also described. An important feature of the proposed method is that it can be applied in place directly to layout-level descriptions; therefore, it guarantees very predictable results and minimizes the impact of the transformation on circuit size and speed.
引用
收藏
页码:287 / 298
页数:12
相关论文
共 50 条
  • [1] Glitch power minimization by gate freezing
    Benini, L
    De Micheli, G
    Macii, A
    Macii, E
    Poncino, M
    Scarsi, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 163 - 167
  • [2] F-Gate: A device for glitch power minimization
    Benini, L
    Macii, A
    Macii, E
    Poncino, M
    Scarsi, R
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1047 - 1051
  • [3] Glitch Elimination by Gate Freezing, Gate Sizing and Buffer Insertion for Low Power Optimization Circuit
    Lee, Hyungwoo
    Shin, Hakgun
    Kim, Juho
    IECON 2004: 30TH ANNUAL CONFERENCE OF IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOL 3, 2004, : 2126 - 2131
  • [4] Geometric Programming Approach to Glitch Minimization via Gate Sizing
    Vithagan, Karthikeyan Muthamizh
    Sundaresha, Vignesh
    Viraraghavan, Janakiraman
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (06) : 1988 - 2001
  • [5] A Gate Sizing Method for Glitch Power Reduction
    Wang, L.
    Olbrich, M.
    Barke, E.
    Buechner, T.
    Buehler, M.
    Panitz, P.
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 24 - 29
  • [6] Glitch minimization and low power FPGA routing algorithm
    Huang, Juan
    Yang, Haigang
    Li, Wei
    Tan, Yitao
    Cui, Xiuhai
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (10): : 1664 - 1670
  • [7] CMOS Leakage and Glitch Minimization for Power-Performance Tradeoff
    Lu, Yuanlin
    Agrawal, Vishwani D.
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (03) : 378 - 387
  • [8] A power optimization method considering glitch reduction by gate sizing
    Hasimoto, M
    Onodera, H
    Tamaru, K
    1998 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - PROCEEDINGS, 1998, : 221 - 226
  • [9] GlitchLess: Dynamic Power Minimization in FPGAs Through Edge Alignment and Glitch Filtering
    Lamoureux, Julien
    Lemieux, Guy G. F.
    Wilton, Steven J. E.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (11) : 1521 - 1534
  • [10] Simultaneous Data Path Synthesis and Clock Skew Scheduling for Leakage and Glitch Power Minimization
    Liao, Hao-Wei
    Huang, Shih-Hsu
    Yeh, Hua-Hsin
    Tu, Wen-Pin
    2014 INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2014,