SSTL Based Thermal and Power Efficient RAM Design on 28nm FPGA for Spacecraft

被引:0
|
作者
Kalia, Kartik [1 ]
Pandey, Bishwajeet [2 ]
Hussain, D. M. A. [3 ]
机构
[1] Gyanc Res Lab, Dept ECE, Gurgaon, India
[2] Gran Sasso Sci Inst, Laquila, Italy
[3] Aalborg Univ, Dept Energy Technol, Aalborg, Denmark
关键词
SSTL; 28nm FPGA; RAM; DDR4L;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this paper, an approach is made to design a Thermal and Power efficient RAM for that reason we have used DDR4L memory and six different members of SSTL I/Os standards on 28nm technology. Every spacecraft requires most energy efficient electronic system and for that very purpose we have designed the most energy efficient RAM. In this design, we have taken two main parameters for analysis that is frequency (1600 MHz) and Voltage (1.05V). DDR4L operates at the lowest Voltage compared to available RAM's. Environment (LFM, Heat Sink, and Capacitance) is kept constant. For the simulation of the logic, Xilinx is used with Verilog as hardware description language. We have done our analysis with different I/O standards for DDR4L RAM. When we scale down from 288.15K to 348.15K there is maximum total power reduction in SSTL135_R as compared to all considered I/O standards. When we compared different members of SSTL for different temperatures and I/O power we observed maximum thermal efficiency in SSTL135_R at minimum and maximum temperature as compared to all other considered I/O standards. When we scale down from 348.15K to 288.15K there is no power reduction in Clock power, Logic power, Signal power, BRAMs and I/Os power respectively.
引用
收藏
页码:313 / 317
页数:5
相关论文
共 50 条
  • [41] 28nm Atom-Switch FPGA: Static Timing Analysis and Evaluation
    Bai, Xu
    Nebashi, Ryusuke
    Miyamura, Makoto
    Funahashi, Kazunori
    Banno, Naoki
    Okamoto, Koichiro
    Numata, Hideaki
    Iguchi, Noriyuki
    Sugibayashi, Tadahiko
    Sakamoto, Toshitsugu
    Tada, Munehiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2022, E105C (10) : 627 - 630
  • [42] 28nm高端FPGA实现合适的功耗和性能
    Ryan Kenny
    Martin SWon
    Michael Sydow
    中国电子商情(基础电子), 2013, (05) : 66 - 70
  • [43] A 28 GHz Linear and Efficient Power Amplifier Supporting Wideband OFDM for 5G in 28nm CMOS
    Chang, Yen-Wei
    Tsai, Tsung-Ching
    Zhong, Jie-Ying
    Tsai, Jeng-Han
    Huang, Tian-Wei
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 1093 - 1096
  • [44] Addressing The Power Supply Challenges Of 28nm And FinFET Processes
    King, Oliver
    ELECTRONICS WORLD, 2016, 122 (1968): : 37 - 37
  • [45] Design Challenges and Enablement for 28nm and 20nm Technology Nodes
    Hou, Cliff Yung-Chin
    2010 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2010, : 225 - 226
  • [46] Always-on Buffer Clustering Implementation in Low Power Physical Design of 28nm Process
    Yan, Wei
    Chen, Quanbiao
    Zhang, Zhibo
    Wang, Jack
    Jin, Yufeng
    Shi, Guangyi
    2015 IEEE INTERNATIONAL CONFERENCE ON CYBER TECHNOLOGY IN AUTOMATION, CONTROL, AND INTELLIGENT SYSTEMS (CYBER), 2015, : 1775 - 1780
  • [47] Physical Implementation of Low Power SoC Chip based on SEC 28nm FDS
    Zhu, Jiong
    Jin, Shirley
    Chen, Jun
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [48] Design of High Speed Dynamic Comparator in 28nm CMOS
    Cao, Yuan
    Zhang, Chunming
    CONFERENCE PROCEEDINGS OF 2018 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2018), 2018, : 1 - 4
  • [49] ESD Characterization and Design Guidelines for Interconnects in 28nm CMOS
    Dong, Zongyu
    Lu, Fei
    Wang, Li
    Ma, Rui
    Zhang, Chen
    Zhao, Hui
    Wang, Albert
    Wen, Shijie
    Wong, Rick
    Fung, Rita
    Chu, Charles
    Watt, Jeff
    Jahanzeb, Agha
    Liaw, Peter
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 99 - 101
  • [50] HSTL Based Low Power Thermal Aware Adder Design on 65nm FPGA
    Kalia, Kartik
    Nanda, Khyati
    Malhotra, Shivani
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1490 - 1495