SSTL Based Thermal and Power Efficient RAM Design on 28nm FPGA for Spacecraft

被引:0
|
作者
Kalia, Kartik [1 ]
Pandey, Bishwajeet [2 ]
Hussain, D. M. A. [3 ]
机构
[1] Gyanc Res Lab, Dept ECE, Gurgaon, India
[2] Gran Sasso Sci Inst, Laquila, Italy
[3] Aalborg Univ, Dept Energy Technol, Aalborg, Denmark
关键词
SSTL; 28nm FPGA; RAM; DDR4L;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this paper, an approach is made to design a Thermal and Power efficient RAM for that reason we have used DDR4L memory and six different members of SSTL I/Os standards on 28nm technology. Every spacecraft requires most energy efficient electronic system and for that very purpose we have designed the most energy efficient RAM. In this design, we have taken two main parameters for analysis that is frequency (1600 MHz) and Voltage (1.05V). DDR4L operates at the lowest Voltage compared to available RAM's. Environment (LFM, Heat Sink, and Capacitance) is kept constant. For the simulation of the logic, Xilinx is used with Verilog as hardware description language. We have done our analysis with different I/O standards for DDR4L RAM. When we scale down from 288.15K to 348.15K there is maximum total power reduction in SSTL135_R as compared to all considered I/O standards. When we compared different members of SSTL for different temperatures and I/O power we observed maximum thermal efficiency in SSTL135_R at minimum and maximum temperature as compared to all other considered I/O standards. When we scale down from 348.15K to 288.15K there is no power reduction in Clock power, Logic power, Signal power, BRAMs and I/Os power respectively.
引用
收藏
页码:313 / 317
页数:5
相关论文
共 50 条
  • [31] SLEEP TRANSISTOR DESIGN IN 28NM CMOS TECHNOLOGY
    Shi, Kaijian
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 278 - 283
  • [32] Quantified Contribution of Design for Manufacturing to Yield at 28nm
    Herrmann, Thomas
    Malik, Shobhit
    Madhavan, Sriram
    2014 19TH IEEE EUROPEAN TEST SYMPOSIUM (ETS 2014), 2014,
  • [33] Power Reduction Methodology In 28nm SOC Production Design - What Have Changed?
    Shi, Kaijian
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [34] SSTL Based Green Image ALU Design on different FPGA
    Das, Teerath
    Pandey, Bishwajeet
    Rahman, Md Atiqur
    Kumar, Tanesh
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 146 - 150
  • [35] Frequency Scaling Based Energy Efficient Bengali Unicode Reader Design for 28 nm and 40nm FPGA
    Kaur, Amanpreet
    Singh, Sunny
    Ramkumar, K. R.
    PROCEEDINGS OF 4TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC 2K17), 2017, : 241 - 245
  • [36] ENERGY EFFICIENT GRAPHICS AND MULTIMEDIA IN 28NM CARRIZO APU
    Apu, Carrizo
    Krishnan, Guhan
    Bouvier, Dan
    Zhang, Louis
    Dongara, Praveen
    2015 IEEE HOT CHIPS 27 SYMPOSIUM (HCS), 2016,
  • [37] Advanced Reliability Study of TSV Interposers and Interconnects for the 28nm Technology FPGA
    Banijamali, Bahareh
    Ramalingam, Suresh
    Nagarajan, Kumar
    Chaware, Raghu
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 285 - 290
  • [38] A Novel Implementation of 32 bit Extended ALU Architecture at 28nm FPGA
    Gaur, Nidhi
    Mehra, Anu
    Kamboj, Deepika
    Tyagi, Devyani
    2016 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMMUNICATION TECHNOLOGIES (ETCT), 2016,
  • [39] AnARM: A 28nm Energy Efficient ARM Processor Based on Octasic Asynchronous Technology
    Fiorentino, Mickael
    Thibeault, Claude
    Savaria, Yvon
    Gagnon, Francois
    Awad, Tom
    Morrissey, Doug
    Laurence, Michel
    2019 25TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2019), 2019, : 58 - 59
  • [40] Enhanced AES Architecture using Extended Set ALU at 28nm FPGA
    Gaur, Nidhi
    Mehra, Anu
    Kumar, Pradeep
    2018 5TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2018, : 437 - 440