SSTL Based Thermal and Power Efficient RAM Design on 28nm FPGA for Spacecraft

被引:0
|
作者
Kalia, Kartik [1 ]
Pandey, Bishwajeet [2 ]
Hussain, D. M. A. [3 ]
机构
[1] Gyanc Res Lab, Dept ECE, Gurgaon, India
[2] Gran Sasso Sci Inst, Laquila, Italy
[3] Aalborg Univ, Dept Energy Technol, Aalborg, Denmark
关键词
SSTL; 28nm FPGA; RAM; DDR4L;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
In this paper, an approach is made to design a Thermal and Power efficient RAM for that reason we have used DDR4L memory and six different members of SSTL I/Os standards on 28nm technology. Every spacecraft requires most energy efficient electronic system and for that very purpose we have designed the most energy efficient RAM. In this design, we have taken two main parameters for analysis that is frequency (1600 MHz) and Voltage (1.05V). DDR4L operates at the lowest Voltage compared to available RAM's. Environment (LFM, Heat Sink, and Capacitance) is kept constant. For the simulation of the logic, Xilinx is used with Verilog as hardware description language. We have done our analysis with different I/O standards for DDR4L RAM. When we scale down from 288.15K to 348.15K there is maximum total power reduction in SSTL135_R as compared to all considered I/O standards. When we compared different members of SSTL for different temperatures and I/O power we observed maximum thermal efficiency in SSTL135_R at minimum and maximum temperature as compared to all other considered I/O standards. When we scale down from 348.15K to 288.15K there is no power reduction in Clock power, Logic power, Signal power, BRAMs and I/Os power respectively.
引用
收藏
页码:313 / 317
页数:5
相关论文
共 50 条
  • [21] DESIGN AND IMPLEMENTATION OF LOW POWER 128 BIT AES PIPELINED ENCRYPTION USING CLOCK GATING ON 28nm FPGA
    Prasanth, V.
    Babulu, K.
    Deevi, Nagesh
    ADVANCES AND APPLICATIONS IN MATHEMATICAL SCIENCES, 2021, 20 (11): : 2535 - 2541
  • [22] Back-end Defect Localization for 28nm FPGA
    Ng, Jack Yi Jie
    Ning, Liew Chiun
    Ling, Khoo Khai
    2014 IEEE 21ST INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2014, : 271 - 273
  • [23] Power Efficient, Clock Gated Multiplexer Based Full Adder Cell Using 28nm Technology
    Gupta, Ashutosh
    Murgai, Shruti
    Gulati, Anmol
    Kumar, Pradeep
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS (ICCS-2015), 2016, 1715
  • [24] Simulation of SSTL IO Standard Based Power Optimized Parallel Integrator Design on FPGA
    Das, T.
    Pandey, B.
    Kumar, T.
    Kumar, Parkash
    Kumar, Love
    2014 INTERNATIONAL CONFERENCE ON ROBOTICS AND EMERGING ALLIED TECHNOLOGIES IN ENGINEERING (ICREATE), 2014, : 1 - 5
  • [25] SSTL I/O Standard Based Environment Friendly Energy Efficient ROM Design on FPGA
    Bansal, Meenakshi
    Bansal, Neha
    Saini, Rishita
    Pandey, Bishwajeet
    Kalra, Lakshay
    Hussain, D. M. Akbar
    3RD INTERNATIONAL SYMPOSIUM ON ENVIRONMENTAL FRIENDLY ENERGIES AND APPLICATIONS (EFEA 2014), 2014,
  • [26] Thermal neutron induced upsets in 28nm SRAM
    Aguiar, V. A. P.
    Medina, N. H.
    Added, N.
    Macchione, E. L. A.
    Alberton, S. G.
    Rodrigues, C. L.
    Silva, T. F.
    Zahn, G. S.
    Genezini, F. A.
    Moralles, M.
    Benevenuti, F.
    Guazzelli, M. A.
    XLI BRAZILIAN MEETING ON NUCLEAR PHYSICS (RTFNB), 2019, 1291
  • [27] Thermal and Power Aware Internet of Things Enable RAM Design on FPGA
    Verma, Gaurav
    Moudgil, Aditi
    Garg, Kanika
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1537 - 1540
  • [28] 28nm FPGA新器件满足多种设计需求
    丛秋波
    电子设计技术, 2011, 18 (03) : 16 - 16
  • [29] 最新28nm FPGA再次刷新纪录
    陆楠
    电子设计技术, 2011, 18 (09) : 20 - 20
  • [30] 赛灵思:FPGA 28nm时代正式到来
    马兰娟
    电子与电脑, 2011, (05) : 24 - 24