A system-level Performance Evaluation Methodology for Network Processors Based on Network Calculus Analytical Modehng

被引:1
|
作者
de Faria, Fredefico [1 ]
Strum, Marius [1 ]
Chau, Wang Jiang [1 ]
机构
[1] Univ Sao Paulo, Polytech Sch, Dept Elect Syst, BR-05508 Sao Paulo, Brazil
关键词
D O I
10.1109/ISVLSI.2007.19
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network processors are present in modern embedded systems that incorporate network capabilities, playing an important role in the design of routers. Architectures of network processors typically consist of heterogeneous hardware elements (processing units, memories and communication structures), software elements that implement protocols stacks, applications running on multiple uncertain scenarios along with unpredictable related traffic, consequently increasing the complexity of design space exploration task. One form of helping the identification of efficient architectures during initial design stages is the use of analytical methods for system-level performance evaluation, as well as for individual components. In this work we present a method to enhance accuracy and fidelity of system-level performance analysis in obtaining the estimation of latency, buffer requirements and resource utilization, through improvements to a well-established modular performance analysis framework. A comparison of obtained results versus RTL simulation under realistic traffic is attained.
引用
收藏
页码:265 / +
页数:2
相关论文
共 50 条
  • [1] System-level performance evaluation of reconfigurable processors
    Enzler, R
    Plessl, C
    Platzner, M
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2005, 29 (2-3) : 63 - 73
  • [2] System-Level Security for Network Processors with Hardware Monitors
    Hu, Kekai
    Wolf, Tilman
    Teixeira, Thiago
    Tessier, Russell
    [J]. 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [3] StepNP: A system-level exploration platform for network processors
    Paulin, PG
    Pilkington, C
    Bensoudane, E
    [J]. IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (06): : 17 - 26
  • [4] Analyzing the Performance of the Network Protocols Based on System-Level Modeling
    Fang, Linbo
    Huang, Zhangqin
    Hou, Yibin
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2006, 6 (7B): : 50 - 55
  • [5] A system level exploration platform and methodology for network applications based on configurable processors
    Quinn, D
    Lavigueur, B
    Bois, G
    Aboulhamid, M
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 364 - 369
  • [6] System-Level Performance Evaluation for 5G mmWave Cellular Network
    Busari, Sherif Adeshina
    Mumtaz, Shahid
    Huq, Kazi Mohammed Saidul
    Rodriguez, Jonathan
    Gacanin, Haris
    [J]. GLOBECOM 2017 - 2017 IEEE GLOBAL COMMUNICATIONS CONFERENCE, 2017,
  • [7] System-level performance optimization of the data queueing memory management in high-speed network processors
    Ykman-Couvreur, C
    Lambrecht, J
    Verkest, D
    Catthoor, F
    Nikologiannis, A
    Konstantoulakis, G
    [J]. 39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 518 - 523
  • [8] System-level modeling and performance evaluation of multistage optical network on chips (MONoCs)
    Bai, Luying
    Gu, Huaxi
    Chen, Yawen
    Zhang, Haibo
    Xu, Xinyao
    Yang, Yintang
    [J]. PHOTONIC NETWORK COMMUNICATIONS, 2017, 34 (01) : 25 - 33
  • [9] System-level modeling and performance evaluation of multistage optical network on chips (MONoCs)
    Luying Bai
    Huaxi Gu
    Yawen Chen
    Haibo Zhang
    Xinyao Xu
    Yintang Yang
    [J]. Photonic Network Communications, 2017, 34 : 25 - 33
  • [10] Analytical Performance Analysis of Mesh Network-on-Chip based on network calculus
    Moussa, Neila
    Tourki, Rached
    [J]. 2013 INTERNATIONAL CONFERENCE ON CONTROL, DECISION AND INFORMATION TECHNOLOGIES (CODIT), 2013, : 325 - 329