A system-level Performance Evaluation Methodology for Network Processors Based on Network Calculus Analytical Modehng

被引:1
|
作者
de Faria, Fredefico [1 ]
Strum, Marius [1 ]
Chau, Wang Jiang [1 ]
机构
[1] Univ Sao Paulo, Polytech Sch, Dept Elect Syst, BR-05508 Sao Paulo, Brazil
关键词
D O I
10.1109/ISVLSI.2007.19
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network processors are present in modern embedded systems that incorporate network capabilities, playing an important role in the design of routers. Architectures of network processors typically consist of heterogeneous hardware elements (processing units, memories and communication structures), software elements that implement protocols stacks, applications running on multiple uncertain scenarios along with unpredictable related traffic, consequently increasing the complexity of design space exploration task. One form of helping the identification of efficient architectures during initial design stages is the use of analytical methods for system-level performance evaluation, as well as for individual components. In this work we present a method to enhance accuracy and fidelity of system-level performance analysis in obtaining the estimation of latency, buffer requirements and resource utilization, through improvements to a well-established modular performance analysis framework. A comparison of obtained results versus RTL simulation under realistic traffic is attained.
引用
收藏
页码:265 / +
页数:2
相关论文
共 50 条
  • [41] A High Level Development, Modeling and Simulation Methodology for Complex Multicore Network Processors
    Antichi, Gianni
    Callegari, Christian
    Di Pietro, Andrea
    Ficara, Domenico
    Giordano, Stefano
    Vitucci, Fabio
    Meneghin, Massimiliano
    Torquati, Massimo
    Vanneschi, Marco
    Coppola, Massimo
    [J]. PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, 2009, 41 (04): : 5 - +
  • [42] Performance Evaluation of URLLC in 5G Based on Stochastic Network Calculus
    Ma, Shengcheng
    Chen, Xin
    Li, Zhuo
    Chen, Ying
    [J]. MOBILE NETWORKS & APPLICATIONS, 2021, 26 (03): : 1182 - 1194
  • [43] Performance Evaluation of URLLC in 5G Based on Stochastic Network Calculus
    Shengcheng Ma
    Xin Chen
    Zhuo Li
    Ying Chen
    [J]. Mobile Networks and Applications, 2021, 26 : 1182 - 1194
  • [44] LoRaWAN: Evaluation of Link- and System-Level Performance
    Feltrin, Luca
    Buratti, Chiara
    Vinciarelli, Enrico
    De Bonis, Roberto
    Verdone, Roberto
    [J]. IEEE INTERNET OF THINGS JOURNAL, 2018, 5 (03): : 2249 - 2258
  • [45] Network coding for system-level throughput improvement in satellite systems
    Alegre-Godoy, R.
    Angeles Vazquez-Castro, M.
    [J]. INTERNATIONAL JOURNAL OF SATELLITE COMMUNICATIONS AND NETWORKING, 2017, 35 (06) : 551 - 570
  • [46] Application of formal methods for system-level verification of Network on Chip
    Palaniveloo, Vinitha Arakkonam
    Sowmya, Arcot
    [J]. 2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 162 - 169
  • [47] A System-Level Network Virtual Platform for IPsec Processor Development
    Wang, Chen-Chieh
    Chen, Chung-Ho
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (05): : 1095 - 1104
  • [48] System-Level Network Analysis of a Catechol Component for Redox Bioelectronics
    Zhao, Zhiling
    Wu, Si
    Kim, Eunkyoung
    Chen, Chen-yu
    Rzasa, John R.
    Shi, Xiaowen
    Bentley, William E.
    Payne, Gregory F.
    [J]. ACS APPLIED ELECTRONIC MATERIALS, 2022, 4 (05) : 2490 - 2501
  • [49] System-level communication modeling for network-on-chip synthesis
    Gerstlauer, Andreas
    Shin, Dongwan
    Domer, Rainer
    Gajski, Daniel D.
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 45 - 48
  • [50] System-Level Energy Balance for Maximizing Network Lifetime in WSNs
    Zhang, Wenyu
    Zhang, Zhenjiang
    Chao, Han-Chieh
    Liu, Yun
    Zhang, Peng
    [J]. IEEE ACCESS, 2017, 5 : 20046 - 20057