On the Robustness of Memristor Based Logic Gates

被引:0
|
作者
Xie, Lei [1 ]
Hoang Anh Du Nguyen [1 ]
Yu, Jintao [1 ]
Taouil, Mottaqiallah [1 ]
Hamdioui, Said [1 ]
机构
[1] Delft Univ Technol, Lab Comp Engn, Delft, Netherlands
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As today's CMOS technology is scaling down to its physical limits, it suffers from major challenges such as increased leakage power and reduced reliability. Novel technologies, such as memristors, nanotube, and graphene transistors, are under research as alternatives. Among these technologies, memristor is a promising candidate due to its great scalability, high integration density and near-zero standby power. However, memristor-based logic circuits are facing robustness challenges mainly due to improper values of design parameters (e.g., OFF/ON ratio, control voltages). Moreover, process variation, sneak path currents and parasitic resistance of nanowires also impact the robustness. To realize a robust design, this paper formulates proper constraints for design parameters to guarantee correct functionality of logic gates (e.g., AND). Our proposal is verified with SPICE simulations while taking both device variation and parasitic effects into account. It is observed that the errors due to analytical parameter constraints are typically within 4.5 % as compared to simulations.
引用
收藏
页码:158 / 163
页数:6
相关论文
共 50 条
  • [41] Biosensors based on DNA logic gates
    Yin, Fangfei
    Wang, Fei
    Fan, Chunhai
    Zuo, Xiaolei
    Li, Qian
    VIEW, 2021, 2 (02)
  • [42] A Single Memristor-based TTL NOT logic
    Choudhury, Hirakjyoti
    Paul, Suvankar
    Deb, Deepjyoti
    Das, Prachuryya Subash
    Goswami, Rupam
    TECNOLOGIA EN MARCHA, 2023, 36
  • [43] A Novel Architecture for Memristor-Based Logic
    Mozafari, Farzad
    Sharifi, Mohammad Javad
    Ahmadi, Arash
    Ahmadi, Majid
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 812 - 815
  • [44] Memristor-Based Relaxation Oscillators Using Digital Gates
    Khatib, M. A.
    Fouda, M. E.
    Mosad, A. G.
    Salama, K. N.
    Radwan, A. G.
    2012 SEVENTH INTERNATIONAL CONFERENCE ON COMPUTER ENGINEERING & SYSTEMS (ICCES'2012), 2012, : 98 - 102
  • [45] An Arithmetic Logic Unit Design Based on Reversible Logic Gates
    Guan, Zhijin
    Li, Wenjuan
    Ding, Weiping
    Hang, Yueqin
    Ni, Lihui
    2011 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING (PACRIM), 2011, : 925 - 931
  • [46] A General Logic Synthesis Framework for Memristor-based Logic Design
    Zhu, Zhenhua
    Ma, Mingyuan
    Liu, Jialong
    Xu, Liying
    Chen, Xiaoming
    Yang, Yuchao
    Wang, Yu
    Yang, Huazhong
    2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,
  • [47] Memristor-Based Image Enhancement: High Efficiency and Robustness
    Zhu, Ruohua
    Tang, Zhiri
    Ye, Shizhuo
    Huang, Qijun
    Guo, Lijun
    Chang, Sheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (02) : 602 - 609
  • [48] Transparent IGZO-Based Logic Gates
    Luo, Haojun
    Wellenius, Patrick
    Lunardi, Leda
    Muth, John F.
    IEEE ELECTRON DEVICE LETTERS, 2012, 33 (05) : 673 - 675
  • [49] Graphene-based spin logic gates
    Zeng, Minggang
    Shen, Lei
    Su, Haibin
    Zhang, Chun
    Feng, Yuanping
    APPLIED PHYSICS LETTERS, 2011, 98 (09)
  • [50] Superconducting nanotransistor based digital logic gates
    Lee, SB
    Hutchinson, GD
    Williams, DA
    Hasko, DG
    Ahmed, H
    NANOTECHNOLOGY, 2003, 14 (02) : 188 - 191