On the Robustness of Memristor Based Logic Gates

被引:0
|
作者
Xie, Lei [1 ]
Hoang Anh Du Nguyen [1 ]
Yu, Jintao [1 ]
Taouil, Mottaqiallah [1 ]
Hamdioui, Said [1 ]
机构
[1] Delft Univ Technol, Lab Comp Engn, Delft, Netherlands
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As today's CMOS technology is scaling down to its physical limits, it suffers from major challenges such as increased leakage power and reduced reliability. Novel technologies, such as memristors, nanotube, and graphene transistors, are under research as alternatives. Among these technologies, memristor is a promising candidate due to its great scalability, high integration density and near-zero standby power. However, memristor-based logic circuits are facing robustness challenges mainly due to improper values of design parameters (e.g., OFF/ON ratio, control voltages). Moreover, process variation, sneak path currents and parasitic resistance of nanowires also impact the robustness. To realize a robust design, this paper formulates proper constraints for design parameters to guarantee correct functionality of logic gates (e.g., AND). Our proposal is verified with SPICE simulations while taking both device variation and parasitic effects into account. It is observed that the errors due to analytical parameter constraints are typically within 4.5 % as compared to simulations.
引用
收藏
页码:158 / 163
页数:6
相关论文
共 50 条
  • [21] Realization of Memristor-aided Logic Gates with Analog Memristive Devices
    Cai, Hao
    Chen, Ziang
    Zhao, Xianyue
    Bengel, Christopher
    Liu, Feng
    Schmidt, Heidemarie
    Menzel, Stephan
    Du, Nan
    2022 11TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2022,
  • [22] Implementation of Unbalanced Ternary Logic Gates with the Combination of Spintronic Memristor and CMOS
    Zhang, Haifeng
    Zhang, Zhaowei
    Gao, Mingyu
    Luo, Li
    Duan, Shukai
    Dong, Zhekang
    Lin, Huipin
    ELECTRONICS, 2020, 9 (04)
  • [23] Design of Hybrid Memristor-MOS XOR and XNOR Logic Gates
    Xu, Xiaoyan
    Cui, Xiaole
    Luo, Mengying
    Lin, Qiujun
    Luo, Yichi
    Zhou, Yufeng
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [24] MAD Gates-Memristor Logic Design Using Driver Circuitry
    Guckert, Lauren
    Swartzlander, Earl E., Jr.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (02) : 171 - 175
  • [25] Robustness Analysis of Atomic Silicon Quantum Dot Logic Gates
    Fortini, Arthur M.
    Bicalho, Joao Gabriel O.
    Vilela Neto, Omar P.
    Vieira, Maria D.
    Nacif, Jose Augusto M.
    Ferreira, Ricardo S.
    2024 37TH SBC/SBMICRO/IEEE SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2024, 2024, : 155 - 159
  • [26] Boolean Logic Gates from a Single Memristor via Low-Level Sequential Logic
    Gale, Ella
    Costello, Ben de Lacy
    Adamatzky, Andrew
    UNCONVENTIONAL COMPUTATION AND NATURAL COMPUTATION, 2013, 7956 : 79 - 89
  • [27] Logic Synthesis and a Generalized Notation for Memristor-Realized Material Implication Gates
    Raghuvanshi, Anika
    Perkowski, Marek
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 470 - 477
  • [28] Robustness of a Memristor Based Liquid State Machine
    Soures, Nicholas
    Hays, Lydia
    Kudithipudi, Dhireesha
    2017 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2017, : 2414 - 2420
  • [29] Design of CMOS logic gates with enhanced robustness against aging degradation
    Butzen, P. F.
    Dal Bem, V.
    Reis, A. I.
    Ribas, R. P.
    MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 1822 - 1826
  • [30] Reversible Logic Gates Based on Single Spin Logic
    Gope, J.
    Mondal, S.
    Kundu, M.
    Chowdhury, S.
    Bhadra, S.
    ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2017, 194 : 613 - 619