The circuit design and optimization of quantum multiplier and divider

被引:25
|
作者
Li, Hai-Sheng [1 ]
Fan, Ping [2 ]
Xia, Haiying [1 ]
Long, Gui-Lu [3 ,4 ,5 ,6 ]
机构
[1] Guangxi Normal Univ, Coll Elect Engn, Guilin 541004, Peoples R China
[2] East China JiaoTong Univ, Coll Informat Engn, Nanchang 330013, Jiangxi, Peoples R China
[3] Tsinghua Univ, Dept Phys, Beijing 100084, Peoples R China
[4] Tsinghua Univ, State Key Lab Low Dimens Quantum Phys, Beijing 100084, Peoples R China
[5] Beijing Natl Res Ctr Informat Sci & Technol, Beijing 100084, Peoples R China
[6] Beijing Acad Quantum Informat Sci, Beijing 100193, Peoples R China
基金
中国国家自然科学基金;
关键词
quantum multiplier; quantum divider; quantum fault-tolerant circuit; quantum computing; 03; 67; Lx; 42; 30; Va; Pp; T-DEPTH; GATES;
D O I
10.1007/s11433-021-1874-2
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A fault-tolerant circuit is required for robust quantum computing in the presence of noise. Clifford + T circuits are widely used in fault-tolerant implementations. As a result, reducing T-depth, T-count, and circuit width has emerged as important optimization goals. A measure-and-fixup approach yields the best T-count for arithmetic operations, but it requires quantum measurements. This paper proposes approximate Toffoli, TR, Peres, and Fredkin gates with optimized T-depth and T-count. Following that, we implement basic arithmetic operations such as quantum modular adder and subtracter using approximate gates that do not require quantum measurements. Then, taking into account the circuit width, T-depth, and T-count, we design and optimize the circuits of two multipliers and a divider. According to the comparative analysis, the proposed multiplier and divider circuits have lower circuit width, T-depth, and T-count than the current works that do not use the measure-and-fixup approach. Significantly, the proposed second multiplier produces approximately 77% T-depth, 60% T-count, and 25% width reductions when compared to the existing multipliers without quantum measurements.
引用
收藏
页数:15
相关论文
共 50 条
  • [31] Complex natural gradient optimization for optical quantum circuit design
    Yao, Yuan
    Cussenot, Pierre
    Wolf, Richard A.
    Miatto, Filippo
    PHYSICAL REVIEW A, 2022, 105 (05)
  • [32] Low cost quantum realization of reversible multiplier circuit
    Islam, M.S.
    Rahman, M.M.
    Begum, Z.
    Hafiz, M.Z.
    Information Technology Journal, 2009, 8 (02) : 208 - 213
  • [33] DIVIDER MULTIPLIER CELLULAR ARRAY
    MOISIN, LH
    REVUE ROUMAINE DE PHYSIQUE, 1977, 22 (06): : 651 - 656
  • [34] Novel circuit design of serial–parallel multiplier in quantum-dot cellular automata technology
    Iman Edrisi Arani
    Abdalhossein Rezai
    Journal of Computational Electronics, 2018, 17 : 1771 - 1779
  • [35] Optimization of UHF voltage multiplier circuit for RFID application
    Bergeret, E
    Pannier, P
    Gaubert, J
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 172 - 177
  • [36] Novel circuit design of serial-parallel multiplier in quantum-dot cellular automata technology
    Arani, Iman Edrisi
    Rezai, Abdalhossein
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2018, 17 (04) : 1771 - 1779
  • [37] Design of Multiplier Circuit Using Carry Save Adder Based on Quantum-Dot Cell Automata
    Das, Jadav Chandra
    De, Debashis
    NANO, 2023, 18 (05)
  • [38] DC Transform Circuit Design Based on Multiplier Rectification
    Yin, Penghui
    Wang, Xuehua
    Ruan, Xinbo
    2021 IEEE WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA 2021), 2021, : 472 - 477
  • [39] DIVIDER-MULTIPLIER LSI MODULE
    MOISIN, LH
    REVUE ROUMAINE DE PHYSIQUE, 1978, 23 (06): : 661 - 664
  • [40] PRECISION CURRENT MULTIPLIER-DIVIDER
    BREDENKAMP, GI
    PROCEEDINGS OF THE IEEE, 1972, 60 (11) : 1440 - 1441