The circuit design and optimization of quantum multiplier and divider

被引:25
|
作者
Li, Hai-Sheng [1 ]
Fan, Ping [2 ]
Xia, Haiying [1 ]
Long, Gui-Lu [3 ,4 ,5 ,6 ]
机构
[1] Guangxi Normal Univ, Coll Elect Engn, Guilin 541004, Peoples R China
[2] East China JiaoTong Univ, Coll Informat Engn, Nanchang 330013, Jiangxi, Peoples R China
[3] Tsinghua Univ, Dept Phys, Beijing 100084, Peoples R China
[4] Tsinghua Univ, State Key Lab Low Dimens Quantum Phys, Beijing 100084, Peoples R China
[5] Beijing Natl Res Ctr Informat Sci & Technol, Beijing 100084, Peoples R China
[6] Beijing Acad Quantum Informat Sci, Beijing 100193, Peoples R China
基金
中国国家自然科学基金;
关键词
quantum multiplier; quantum divider; quantum fault-tolerant circuit; quantum computing; 03; 67; Lx; 42; 30; Va; Pp; T-DEPTH; GATES;
D O I
10.1007/s11433-021-1874-2
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
A fault-tolerant circuit is required for robust quantum computing in the presence of noise. Clifford + T circuits are widely used in fault-tolerant implementations. As a result, reducing T-depth, T-count, and circuit width has emerged as important optimization goals. A measure-and-fixup approach yields the best T-count for arithmetic operations, but it requires quantum measurements. This paper proposes approximate Toffoli, TR, Peres, and Fredkin gates with optimized T-depth and T-count. Following that, we implement basic arithmetic operations such as quantum modular adder and subtracter using approximate gates that do not require quantum measurements. Then, taking into account the circuit width, T-depth, and T-count, we design and optimize the circuits of two multipliers and a divider. According to the comparative analysis, the proposed multiplier and divider circuits have lower circuit width, T-depth, and T-count than the current works that do not use the measure-and-fixup approach. Significantly, the proposed second multiplier produces approximately 77% T-depth, 60% T-count, and 25% width reductions when compared to the existing multipliers without quantum measurements.
引用
收藏
页数:15
相关论文
共 50 条
  • [41] MONOLITHIC ANALOG MULTIPLIER-DIVIDER
    HUIJSING, JH
    LUCAS, P
    DEBRUIN, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (01) : 9 - 15
  • [42] Quantum circuit optimization with AlphaTensor
    Francisco J. R. Ruiz
    Tuomas Laakkonen
    Johannes Bausch
    Matej Balog
    Mohammadamin Barekatain
    Francisco J. H. Heras
    Alexander Novikov
    Nathan Fitzpatrick
    Bernardino Romera-Paredes
    John van de Wetering
    Alhussein Fawzi
    Konstantinos Meichanetzidis
    Pushmeet Kohli
    Nature Machine Intelligence, 2025, 7 (3) : 374 - 385
  • [43] MULTIPLIER-DIVIDER CELLULAR ARRAY
    GEX, A
    ELECTRONICS LETTERS, 1971, 7 (15) : 442 - &
  • [44] TRANSISTORIZED MULTIPLIER + DIVIDER + ITS APPLICATIONS
    KUNDU, P
    IEEE TRANSACTIONS ON COMPUTERS, 1964, EC13 (03) : 288 - &
  • [45] ANALOG MULTIPLIER DIVIDER WITH DIGITAL OUTPUT
    CHOUDHURY, JK
    BHATTACHARYYA, SN
    UPADHYA, R
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1983, 130 (03): : 101 - 104
  • [46] MULTIPLIER CIRCUIT
    HARIHARAN, R
    INDIAN JOURNAL OF TECHNOLOGY, 1972, 10 (05): : 195 - +
  • [47] LSI MULTIPLIER-DIVIDER FOR 8080
    ROLLENHAGEN, DC
    KIMBALL, RM
    SHAY, HP
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1977, 13 (04) : 457 - 457
  • [48] THE VACUUM DIVIDER - A LOW PRESSURE MULTIPLIER
    MONK, GW
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1948, 19 (06): : 396 - 398
  • [49] Design of Divider Circuit for Electrochemical Impedance Spectroscopy Measurement System
    Wang, Siang-Wei
    Chen, Tse-An
    Chen, Kuan-Hung
    Wei, Chia-Ling
    2018 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2018,
  • [50] Design of Radix 4 Divider Circuit Using SRT Algorithm
    Niwal, Lohita S.
    Hajare, S. P.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1107 - 1110