Balancing of Peak Currents between Paralleled SiC MOSFETs by Source Impedances

被引:0
|
作者
Mao, Yincan [1 ]
Miao, Zichen [1 ]
Ngo, Khai D. T. [1 ]
Wang, Chi-Ming [2 ]
机构
[1] Virginia Polytech Inst & State Univ, Bradley Dept Elect & Comp Engn, Blacksburg, VA 24061 USA
[2] Toyota Motor Engn & Mfg North Amer, Ann Arbor, MI 48105 USA
关键词
Current balancing; Paralleled MOSFETs; Passive compensation; Threshold voltage mismatch;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
The peak switching currents of two paralleled MOSFETs turned on/off by one gate driver could differ significantly owing to the mismatch in threshold voltages (V-th). The passive balancing method described herein employs one inductor and one resistor per MOSFET to force the currents to track with negligible penalty in loss. Sensors, feedbacks, and knowledge of gate-related parameters (like gate charge, polarity of V-th difference, gate impedances, etc.) are not required. The passive components are designed using an inequality involving V-th, rise time, and unbalance percentage. The mismatch in peak currents is reduced from 15% to 1% between SiC MOSFETs tested at 20 A and 300 V with 19% V-th variation.
引用
收藏
页码:800 / 803
页数:4
相关论文
共 50 条
  • [21] A Negative-Feedback Gate-Loop for Current Balancing Paralleled SiC MOSFETs Based on a Differential Mode Inductor
    Cao, Zheng
    Zhang, Ruihong
    Wang, Shaocong
    Peng, E.
    IEEE ACCESS, 2024, 12 : 147967 - 147980
  • [22] Paralleled SiC MOSFETs Circuit Breaker With a SiC MPS Diode for Avalanche Voltage Clamping
    Takamori, Taro
    Wada, Keiji
    Saito, Wataru
    Nishizawa, Shin-ichi
    IEEE OPEN JOURNAL OF POWER ELECTRONICS, 2024, 5 : 392 - 401
  • [23] Balancing Current Sharing in Paralleled Silicon Carbide MOSFETs with an Active Compensator
    Rezaeian, A.
    Afifi, A.
    Bahrami, H.
    INTERNATIONAL JOURNAL OF ENGINEERING, 2025, 38 (06): : 1421 - 1432
  • [24] Influence of Parasitic Capacitances on Transient Current Distribution of Paralleled SiC MOSFETs
    Ke, Junji
    Huang, Huazhen
    Sun, Peng
    Abuogo, James
    Zhao, Zhibin
    Cui, Xiang
    2018 1ST WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA), 2018, : 88 - +
  • [25] An Active Gate Driver for Dynamic Current Sharing of Paralleled SiC MOSFETs
    Wang, Xun
    He, Yang
    Zhang, Junming
    Shao, Shuai
    Li, Han
    Luo, Cheng
    2021 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2021, : 5407 - 5411
  • [26] Influence of Parasitic Capacitances on Transient Current Distribution of Paralleled SiC MOSFETs
    Ke, Junji
    Huang, Huazhen
    Sun, Peng
    Abuogo, James
    Zhao, Zhibin
    Cui, Xiang
    2018 1ST WORKSHOP ON WIDE BANDGAP POWER DEVICES AND APPLICATIONS IN ASIA (WIPDA ASIA), 2018,
  • [27] Paralleled SiC MOSFETs DC Circuit Breaker with SiC MPS Diode as Avalanche Voltage Clamping
    Takamori, Taro
    Wada, Keiji
    Saito, Wataru
    Nishizawa, Shin-ichi
    2022 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2022, : 225 - 229
  • [28] Common Source Inductance Compensation Technique for Dynamic Current Balancing in SiC MOSFETs Parallel Operations
    Zhang, Boyi
    Wang, Ruxi
    Barbosa, Peter
    Cheng, Qianyi
    Tsai, Yu-Hsuan
    Wang, Wen-Sheng
    Lai, Wen-Shang
    Shih, Fu-Yuan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2023, 38 (11) : 13944 - 13956
  • [29] Common Source Inductance Compensation Technique for Dynamic Current Balancing in SiC MOSFETs Parallel Operations
    Zhang, Boyi
    Wang, Ruxi
    Barbosa, Peter
    Tsai, Yu-Hsuan
    Wang, Wen-Sheng
    Lai, Wen-Shang
    2023 IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, APEC, 2023, : 358 - 365
  • [30] Effect of Asymmetric Layout and Unequal Junction Temperature on Current Sharing of Paralleled SiC MOSFETs With Kelvin-Source Connection
    Zhao, Cheng
    Wang, Laili
    Zhang, Fan
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (07) : 7392 - 7404