A programmable spatiotemporal image processor chip

被引:0
|
作者
Gruev, V [1 ]
Etienne-Cummings, R [1 ]
机构
[1] Johns Hopkins Univ, Dept Elect & Comp Engn, Baltimore, MD 21218 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 16 x 16 pixel pseudo general-purpose vision chip for spatiotemporal focal-plane processing is presented. The convolution of the image with programmable kernels are realized with area-efficient and real-time circuits. The chip's architecture allows the photoreceptor cells to be small and densely packed by performing all analog computations on the read-out, away from the array. The size, configuration and coefficients of the kernels can be varied on the fly. In addition to the raw intensity image, the chip outputs four processed images in parallel. The convolution is implemented with a digitally programmable analog processor, resulting in very low power consumption at high computation rates.
引用
收藏
页码:325 / 328
页数:4
相关论文
共 50 条
  • [21] Low-loss chip-scale programmable silicon photonic processor
    Xie, Yiwei
    Hong, Shihan
    Yan, Hao
    Zhang, Changping
    Zhang, Long
    Zhuang, Leimeng
    Dai, Daoxin
    OPTO-ELECTRONIC ADVANCES, 2023, 6 (03)
  • [22] Programmable retinal dynamics in a CMOS mixed-signal array processor chip
    Carmona, R
    Jiménez-Garrido, F
    Domíguez-Castro, R
    Espejo, S
    Rodríguez-Vázquez, A
    BIOENGINEERED AND BIOINSPIRED SYSTEMS, 2003, 5119 : 13 - 23
  • [23] DATA FLOW PROCESSOR CHIP FOR IMAGE PROCESSING.
    Temma, Tsutomu
    Iwashita, Masao
    Matsumoto, Keiji
    Kurokawa, Hidefumi
    Nukiyama, Tomoji
    IEEE Transactions on Electron Devices, 1985, ED-32 (09) : 1784 - 1791
  • [24] DATA FLOW PROCESSOR CHIP FOR IMAGE-PROCESSING
    TEMMA, T
    IWASHITA, M
    MATSUMOTO, K
    KUROKAWA, H
    NUKIYAMA, T
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (09) : 1784 - 1791
  • [25] A single-chip real-time programmable video signal processor
    Li, LF
    Gong, DN
    He, Y
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 129 - 132
  • [26] Modelling and simulation of a programmable image processor using hardware simulation systems
    Siyal, M.Y.
    Fathy, M.
    International Journal of Modelling and Simulation, 1999, 19 (03): : 255 - 261
  • [27] A programmable 512 GOPS stream processor for signal, image, and video processing
    Khailany, Brucek K.
    Williams, Ted
    Lin, Jim
    Long, Eileen Peters
    Rygh, Mark
    Tovey, DeForest W.
    Dally, William J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 202 - 213
  • [28] A CCD PROGRAMMABLE IMAGE-PROCESSOR AND ITS NEURAL NETWORK APPLICATIONS
    CHIANG, AM
    CHUANG, ML
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (12) : 1894 - 1901
  • [29] A High-Voltage SOI CMOS Exciter Chip for a Programmable Fluidic Processor System
    Current, K. Wayne
    Yuk, Kelvin
    McConaghy, Charles
    Gascoyne, Peter R. C.
    Schwartz, Jon A.
    Vykoukal, Jody V.
    Andrews, Craig
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2007, 1 (02) : 105 - 115
  • [30] On-chip programmable pulse processor employing cascaded MZI-MRR structure
    Zhao, Yuhe
    Wang, Xu
    Gao, Dingshan
    Dong, Jianji
    Zhang, Xinliang
    FRONTIERS OF OPTOELECTRONICS, 2019, 12 (02) : 148 - 156