A programmable spatiotemporal image processor chip

被引:0
|
作者
Gruev, V [1 ]
Etienne-Cummings, R [1 ]
机构
[1] Johns Hopkins Univ, Dept Elect & Comp Engn, Baltimore, MD 21218 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A 16 x 16 pixel pseudo general-purpose vision chip for spatiotemporal focal-plane processing is presented. The convolution of the image with programmable kernels are realized with area-efficient and real-time circuits. The chip's architecture allows the photoreceptor cells to be small and densely packed by performing all analog computations on the read-out, away from the array. The size, configuration and coefficients of the kernels can be varied on the fly. In addition to the raw intensity image, the chip outputs four processed images in parallel. The convolution is implemented with a digitally programmable analog processor, resulting in very low power consumption at high computation rates.
引用
收藏
页码:325 / 328
页数:4
相关论文
共 50 条
  • [31] On-chip programmable pulse processor employing cascaded MZI-MRR structure
    Yuhe ZHAO
    Xu WANG
    Dingshan GAO
    Jianji DONG
    Xinliang ZHANG
    Frontiers of Optoelectronics, 2019, 12 (02) : 148 - 156
  • [32] On-chip programmable pulse processor employing cascaded MZI-MRR structure
    Yuhe Zhao
    Xu Wang
    Dingshan Gao
    Jianji Dong
    Xinliang Zhang
    Frontiers of Optoelectronics, 2019, 12 : 148 - 156
  • [33] Chip design of a field programmable VLSI processor using memory-based cells
    Ohsawa, N
    Sakamoto, O
    Hariyama, M
    Kameyama, A
    SICE 2003 ANNUAL CONFERENCE, VOLS 1-3, 2003, : 1973 - 1977
  • [34] A programmable processor for cryptography
    Raghuram, SS
    Chakrabarti, C
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 685 - 688
  • [35] Implementation of a Two-Processor CPU for a Programmable Logic Controller Designed on FPGA Chip
    Chmiel, Miroslaw
    Mocha, Jan
    Lech, Artur
    2018 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS (ICSES 2018), 2018, : 13 - 18
  • [36] A single-chip programmable platform based on a multithreaded processor and configurable logic clusters
    Bae, YD
    Park, SI
    Park, IC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (10) : 1703 - 1711
  • [37] PROGRAMMABLE DIMUS PROCESSOR
    NICKLES, JC
    JOURNAL OF THE ACOUSTICAL SOCIETY OF AMERICA, 1972, 51 (01): : 134 - &
  • [38] Mesh-Structure-Enabled Programmable Multitask Photonic Signal Processor on a Silicon Chip
    Cao, Xiaoping
    Zheng, Shuang
    Long, Yun
    Ruan, Zhengsen
    Luo, Yan
    Wang, Jian
    ACS PHOTONICS, 2020, 7 (10) : 2658 - 2675
  • [39] A PROGRAMMABLE DEFLECTION PROCESSOR
    MURAKAMI, K
    MIYAZAKI, S
    TAMURA, T
    MURAYAMA, H
    MITO, Y
    SHIRAHAMA, A
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1991, 37 (03) : 544 - 554
  • [40] Motion Image Sensor with On-chip Adaptation and Programmable Filtering
    Xu, Peng
    Abshire, Pamela
    Humbert, J. Sean
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2425 - 2428