A Design for Testability of Open Defects at Interconnects in 3D Stacked ICs

被引:0
|
作者
Ashikin, Fara [1 ,4 ]
Hashizume, Masaki [2 ]
Yotsuyanagi, Hiroyuki [3 ]
Lu, Shyue-Kung [5 ]
Roth, Zvi [6 ]
机构
[1] Tokushima Univ, Grad Sch Adv Technol & Sci, Tokushima 7708506, Japan
[2] Tokushima Univ, Tokushima 7708506, Japan
[3] Tokushima Univ, Grad Sch Sci & Technol, Dept Elect & Elect Engn, Tokushima 7708506, Japan
[4] Univ Tekn Malaysia Melaka, Fac Engn Technol, Durian Tunggal 76100, Malaysia
[5] Natl Taiwan Univ Sci & Technol, Dept Elect Engn, Taipei 1050011, Taiwan
[6] Florida Atlantic Univ, Dept Comp & Elect Engn & Comp Sci, Boca Raton, FL 33431 USA
来源
关键词
3D stacked IC; open defects; design-for-testability; through-silicon via; electrical interconnect test;
D O I
10.1587/transinf.2018EDP7093
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A design-for-testability method and an electrical interconnect test method are proposed to detect open defects occurring at interconnects among dies and input/output pins in 3D stacked ICs. As part of the design method, an nMOS and a diode are added to each input interconnect. The test method is based on measuring the quiescent current that is made to flow through an interconnect to be tested. The testability is examined both by SPICE simulation and by experimentation. The test method enabled the detection of open defects occurring at the newly designed interconnects of dies at experiments test speed of 1MHz. The simulation results reveal that an open defect generating additional delay of 279psec is detectable by the test method at a test speed of 200MHz beside of open defects that generate no logical errors.
引用
收藏
页码:2053 / 2063
页数:11
相关论文
共 50 条
  • [1] Detectability of Open Defects at Interconnects between Dies in 3D Stacked ICs with Relaxation Oscillators
    Ohmatsu, Masao
    Sako, Fumiya
    Ikiri, Yuki
    Yotsuyanagi, Hiroyuku
    Lu, Shyue-Kung
    Hashizume, Masaki
    2022 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2022,
  • [2] Testable Design for Electrical Testing of Open Defects at Interconnects in 3D ICs
    Hashizume, Masaki
    Konishi, Tomoaki
    Yotsuyanag, Hiroyuki
    Lu, Shyue-Kung
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 13 - 18
  • [3] Co-design of Reliable Signal and Power Interconnects in 3D Stacked ICs
    Lee, Young-Joon
    Healy, Mike
    Lim, Sung Kyu
    PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 56 - 58
  • [4] DFT for Supply Current Testing to Detect Open Defects at Interconnects in 3D ICs
    Suenaga, Shohei
    Hashizume, Masaki
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    Roth, Zvi
    2013 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2013, : 60 - 63
  • [5] A Built-in Test Circuit for Supply Current Testing of Open Defects at Interconnects in 3D ICs
    Konishi, Tomoaki
    Yotsuyanagi, Hiroyuki
    Hashizume, Masaki
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [6] Interconnects in the third dimension: Design challenges for 3D ICs
    Bernstein, Kerry
    Andry, Paul
    Cann, Jerome
    Emma, Phil
    Greenberg, David
    Haensch, Wilfried
    Ignatowski, Mike
    Koester, Steve
    Magerlein, John
    Puri, Ruchir
    Young, Albert
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 562 - +
  • [7] Testability for Resistive Open Defects by Electrical Interconnect Test of 3D ICs without Boundary Scan Flip Flops
    Ali, Fara Ashikin Binti
    Hashizume, Masaki
    Ikiri, Yuki
    Yotsuyanagi, Hiroyuki
    Lu, Shyue-Kung
    2016 IEEE CPMT SYMPOSIUM JAPAN (ICSJ), 2016, : 137 - 138
  • [8] Evaluation of Energy-Recovering Interconnects for Low-Power 3D Stacked ICs
    Asimakopoulos, P.
    Van der Plas, G.
    Yakovlev, A.
    Marchal, P.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 110 - +
  • [9] Exploring Serial Vertical Interconnects for 3D ICs
    Pasricha, Sudeep
    DAC: 2009 46TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2009, : 581 - 586
  • [10] Co-design of multicore architectures and microfluidic cooling for 3D stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamnchili, Sudhakar
    MICROELECTRONICS JOURNAL, 2014, 45 (12) : 1814 - 1821