Verification of Power-Management Specification at Early Stages of Power-Constrained Systems Design

被引:7
|
作者
Macko, Dominik [1 ]
Jelemenska, Katarina [1 ]
Cicak, Pavel [1 ]
机构
[1] Slovak Univ Technol Bratislava, Fac Informat & Informat Technol, Ilkovicova 2, Bratislava 84216, Slovakia
关键词
Computer-aided design; energy efficient; hardware design; low power; power management; specification; verification; FORMAL VERIFICATION; LEVEL;
D O I
10.1142/S0218126617400023
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Nowadays, power is a dominant factor that constrains highly integrated hardware-systems designs. The implied problems of high power density, causing chip overheating, or limited power source in modern Internet-of-Things devices are most commonly dealt with the use of the dynamic power management. This method enables to use power-reduction techniques, such as clock gating, power gating, or voltage and frequency scaling. Since the adoption of power management is quite difficult in modern complex systems, there are new approaches evolving intended to simplify power-constrained systems design. We have also proposed such an approach, utilizing the system level of design abstraction and increased automation in the design process. In this paper, the proposed hybrid verification approach is described that represents an integral part of the suggested design methodology. It consists of formal and informal techniques, enabling the verification process to begin at the very early specification stage of the system development. Our approach helps a designer to create correct and consistent power-management specification and verifies whether the specified power intent is preserved after design refinement. The continuous automated verification steps can quickly find errors at early design stages and thus reduce the amount of design re-spins, which speeds-up the overall development process.
引用
收藏
页数:23
相关论文
共 50 条
  • [22] Reduce power-management design time with EDA tools for power supplies
    Chew, B
    King, B
    ELECTRONIC DESIGN, 2001, 49 (24) : 81 - +
  • [23] Optimal power-constrained control of distributed systems with information constraints
    Causevic, Vedad
    Abara, Precious Ugo
    Hirche, Sandra
    ASIAN JOURNAL OF CONTROL, 2022, 24 (05) : 2049 - 2061
  • [24] Dynamic power management for value-oriented schedulers in power-constrained HPC system
    Kumbhare, Nirmal
    Akoglu, Ali
    Marathe, Aniruddha
    Hariri, Salim
    Abdulla, Ghaleb
    PARALLEL COMPUTING, 2020, 99 (99)
  • [25] Distributed admission control for power-constrained cellular wireless systems
    Bansal, Gaurav
    Chaturvedi, A. K.
    Bhargava, Vijay K.
    2007 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, 2007, : 639 - 642
  • [26] Design and Implementation of a Configurable Encryption System for Power-Constrained Devices
    De La Rosa-De La Rosa, J. D. J.
    Murguia, J. S.
    Mejia-Carlos, M.
    Lastras-Montano, Miguel Angel
    IEEE ACCESS, 2023, 11 : 32842 - 32856
  • [27] Optimal Stochastic Signaling for Power-Constrained Binary Communications Systems
    Goken, Cagri
    Gezici, Sinan
    Arikan, Orhan
    IEEE TRANSACTIONS ON WIRELESS COMMUNICATIONS, 2010, 9 (12) : 3650 - 3661
  • [28] Power-Management Scheduling for Peak Power Minimization
    Huang, Shih-Hsu
    Cheng, Chun-Hua
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2008, 24 (06) : 1647 - 1668
  • [29] Power-Efficient Power-Management Logic
    Macko, Dominik
    Jelemenska, Katarina
    Cicak, Pavel
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [30] An Ultra Low-Power Programmable Voltage Reference for Power-Constrained Electronic Systems
    Caselli, Michele
    Tiurin, Evgenii
    Stanzione, Stefano
    Boni, Andrea
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (02) : 618 - 630