System-in-Package, a combination of challenges and solutions

被引:0
|
作者
Cauvet, P. [1 ]
Bernard, S. [2 ]
Renove, M. [2 ]
机构
[1] NXP Semicond, 2 Esplanade Anton Philips,BP20000, F-14906 Caen 9, France
[2] Univ Montpellier, LIRMM, F-34392 Montpellier, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-in-Package (SiP) has recently become a significant technology in the semiconductor industry, offering to the consumer applications many new product features without increasing the overall form factor. In this talk, the basic SiP concepts are first discussed, showing difference between SiP and SoC, illustrated by some examples, drawn from real-life cases. The specific challenges are considered from the testing point of view, focussing on the assembled yield and defect level for the packaged SiP. Various bare-die test techniques to find known-good-dies are described including their limitations, followed by two techniques to test the SiP at the system level: functional system test and embedded component test. A brief discussion on future SiP design and test challenges concludes the presentation.
引用
收藏
页码:193 / +
页数:3
相关论文
共 50 条
  • [41] New System-in-Package (SiP) Integration Technologies
    Yu, Doug C. H.
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [42] Inkjet printed System-in-Package design and manufacturing
    Miettinen, Jani
    Pekkanen, Ville
    Kaija, Kimmo
    Mansikkamaki, Pauliina
    Mantysalo, Juha
    Mantysalo, Matti
    Niittynen, Juha
    Pekkanen, Jussi
    Saviauk, Taavi
    Ronkka, Risto
    MICROELECTRONICS JOURNAL, 2008, 39 (12) : 1740 - 1750
  • [43] System-in-package synthesizer for PCS/DCS application
    Bagger, Reza
    Hahn, Tobias
    Wallace, Richard
    Edevarn, Lars
    2007 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, VOLS 1 AND 2, 2007, : 595 - 598
  • [44] System-in-package is coming to consumer products: Is test ready?
    Khoche, A
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1166 - 1166
  • [45] Reliability Analysis of Copper Interconnection in System-in-package Structure
    Chiang, Shih-Ying
    Chou, Chan-Yan
    Yew, Ming-Chih
    Chiang, Kuo-Ning
    2007 INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING, 2007, : 6 - +
  • [46] System-in-Package Matching Network for RF Wireless Transceivers
    Batistell, Graciele
    Holzmann, Timo
    Sterner, Hermann
    Sturm, Johannes
    2016 24TH AUSTRIAN AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP 2016), 2016, : 35 - 39
  • [47] 1.2 V NOR flash memory in system-in-package
    Pulici, P.
    Lessio, T.
    Vigilante, A.
    Vanalli, G. P.
    Stoppino, P. P.
    Ripamonti, G.
    Losavio, A.
    Campardo, G.
    ELECTRONICS LETTERS, 2006, 42 (23) : 1334 - 1335
  • [48] Computational approach for reliable and robust system-in-package design
    Stoyanov, Stoyan
    Bailey, Chris
    Strusevich, Nadia
    Yannou, Jean-Marc
    2007 30TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY, 2007, : 40 - +
  • [49] A compact Ka-band antenna-in-package for system-in-package application
    Tian, Yin
    Wang, Guangming
    Song, Yexi
    Yang, Jie
    Cao, Yu
    Tong, Wei
    Chen, Yijun
    Tang, Shiwen
    IEICE ELECTRONICS EXPRESS, 2017, 14 (12):
  • [50] The Delamination Caused by Flux Residue in System-in-Package Devices
    Alaferdov, Andrei
    Yoshioka, Ricardo
    Nunes, Carolina C. P.
    Sousa, Matheus Dias
    Carvalho, Valdeci
    Namba, Igor Fernandes
    Coral, Claudemir
    2022 36TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY (SBMICRO 2022), 2022,