System-in-Package, a combination of challenges and solutions

被引:0
|
作者
Cauvet, P. [1 ]
Bernard, S. [2 ]
Renove, M. [2 ]
机构
[1] NXP Semicond, 2 Esplanade Anton Philips,BP20000, F-14906 Caen 9, France
[2] Univ Montpellier, LIRMM, F-34392 Montpellier, France
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-in-Package (SiP) has recently become a significant technology in the semiconductor industry, offering to the consumer applications many new product features without increasing the overall form factor. In this talk, the basic SiP concepts are first discussed, showing difference between SiP and SoC, illustrated by some examples, drawn from real-life cases. The specific challenges are considered from the testing point of view, focussing on the assembled yield and defect level for the packaged SiP. Various bare-die test techniques to find known-good-dies are described including their limitations, followed by two techniques to test the SiP at the system level: functional system test and embedded component test. A brief discussion on future SiP design and test challenges concludes the presentation.
引用
收藏
页码:193 / +
页数:3
相关论文
共 50 条
  • [21] System-in-package for extreme environments
    Sivaswamy, Senthil
    Wu, Rui
    Ellis, Charles
    Palmer, Michael
    Johnson, R. Wayne
    McCluskey, Patrick
    Petrarca, Kevin
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 2044 - +
  • [22] Embedded RN balun for 3D system-in-package solutions
    Mäntysalo, M
    Ristolainen, EO
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 513 - 517
  • [23] System-in-Package: Electrical and Layout Perspectivesoo
    He, Lei
    Elassaad, Shauki
    Shi, Yiyu
    Hu, Yu
    Yao, Wei
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2010, 4 (04): : 223 - 306
  • [24] CDM Simulation Study of a System-in-Package
    Shukla, Vrashank
    Rosenbaum, Elyse
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS 2010, 2010,
  • [25] Structures and materials of system-in-package: A review
    Tian W.
    Wang C.
    Zhao Z.
    Cui H.
    Recent Patents on Mechanical Engineering, 2021, 14 (01): : 28 - 41
  • [26] Interconnect Technologies for System-in-Package Integration
    Timme, Hans-Joerg
    Pressel, Klaus
    Beer, Gottfried
    Bergmann, Robert
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 641 - 646
  • [27] Signal Integrity Flow for System-in-Package and Package-on-Package Devices
    Pulici, Paolo
    Vanalli, Gian Pietro
    Dellutri, Michele A.
    Guarnaccia, Domenico
    Lo Iacono, Filippo
    Campardo, Giovanni
    Ripamonti, Giancarlo
    PROCEEDINGS OF THE IEEE, 2009, 97 (01) : 84 - 95
  • [28] A SUMMARY OF THE ISTFA 2021 PANEL DISCUSSION: OVERCOMING THE CHALLENGES IN SYSTEM-IN-PACKAGE FAILURE ANALYSIS
    Li, Yan
    Mulder, Randy
    Johnson, Greg
    Electronic Device Failure Analysis, 2022, 24 (01): : 36 - 37
  • [29] Development of an intelligent integrated LED system-in-package
    Gielen, A. W. J.
    Hesen, P.
    Swartjes, F.
    van Zeijl, H.
    Boschman, F.
    Bullema, J-E.
    Werkhoven, R. J.
    Koh, S.
    EMPC-2011: 18TH EUROPEAN MICROELECTRONICS & PACKAGING CONFERENCE, 2011,
  • [30] Duromer MID technology for system-in-package generation
    Becker, KF
    Braun, T
    Neumann, A
    Ostmann, A
    Koch, M
    Bader, V
    Aschenbrenner, R
    Reichl, H
    Jung, E
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2005, 28 (04): : 291 - 296