Design Optimization of 16-nm Bulk FinFET Technology via Geometric Programming

被引:0
|
作者
Su, Ping-Hsun [1 ]
Li, Yiming [2 ]
机构
[1] Natl Chiao Tung Univ, Inst Commun Engn, Hsinchu 300, Taiwan
[2] Natl Chiao Tung Univ, Dept Elect & Comp Engn, Hsinchu 300, Taiwan
关键词
design rule; area; power; performance; variability; standard cell; optimization; geometry programming; bulk FinFET;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Design rule is an important interface between design and manufacturing. It becomes more complex as the process advances to 16-nm and beyond. Current approaches to generate design rules are empirical shrink and lithographic simulation. However, it is time-consuming and costly to revise design rules for performance boost and yield improvement after design rules are frozen. Early performance gains in early design rule development without cost increase and yield loss will benefit semiconductor industry. In this work, we for the first time consider 16-nm bulk FinFET standard cell performance, yield, area, and layout style simultaneously to optimize design rules to meet ITRS by using geometric programming. Optical proximity correction, and electromagnetic field and circuit simulations are performed for objective function evaluation. The result achieves more than 100%-delay and 50%-yield improvement without area change by this systematic and statistical approach.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Design of Two-Way Transformer Combining E-Band Power Amplifiers Using 16-nm FinFET Technology With Optimal Matching Networks
    Ng, Yuen-Sum
    Wang, Yunshan
    Chen, Sheng-Chun
    Wang, Huei
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2025,
  • [22] Process Variability Analysis in Interconnect, Logic, and Arithmetic Blocks of 16-nm FinFET FPGAs
    Taka, Endri
    Maragos, Konstantinos
    Lentaris, George
    Soudris, Dimitrios
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2021, 14 (03)
  • [23] Design of a 50-Gb/s Hybrid Integrated Si-Photonic Optical Link in 16-nm FinFET
    Raj, Mayank
    Frans, Yohan
    Chiang, Ping-Chuan
    Ambatipudi, Sai Lalith Chaitanya
    Mahashin, David
    De Heyn, Peter
    Balakrishnan, Sadhishkumar
    Van Campenhout, Joris
    Grayson, Jimmy
    Epitaux, Marc
    Chang, Ken
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (04) : 1086 - 1095
  • [24] Analysis of Various Delay Elements @ 16-nm Technology Node
    Dwivedi, Amit Krishna
    Mal, Agnish
    Islam, Aminul
    PROCEEDINGS OF 2017 INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL (I2C2), 2017,
  • [25] A 20 GHz 8-bit All-N-Transistor Logic CLA Using 16-nm FinFET Technology
    Lee, Tzung-Je
    Yang, Wen-Shou
    Wang, Chua-Chin
    2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, : 33 - 36
  • [26] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    J. Jena
    D. Jena
    E. Mohapatra
    S. Das
    T. P. Dash
    Silicon, 2022, 14 : 10781 - 10794
  • [27] FinFET-Based Inverter Design and Optimization at 7 Nm Technology Node
    Jena, J.
    Jena, D.
    Mohapatra, E.
    Das, S.
    Dash, T. P.
    SILICON, 2022, 14 (16) : 10781 - 10794
  • [28] Design and Optimization of ESD P-Direction Diode in Bulk FinFET Technology
    Li, You
    Miao, Meng
    Gauthier, Robert
    2018 40TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2018,
  • [29] Effects of Total-Ionizing-Dose Irradiation on Single-Event Response for Flip-Flop Designs at a 14-/16-nm Bulk FinFET Technology Node
    Zhang, H.
    Jiang, H.
    Fan, X.
    Kauppila, J. S.
    Chatterjee, I.
    Bhuva, B. L.
    Massengill, L. W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (08) : 1928 - 1934
  • [30] 2.5 GHz Data Rate 2 x VDD Digital Output Buffer Design Realized by 16-nm FinFET CMOS
    Wang, Chua-Chin
    Lu, Shao-Wei
    2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2019,