2.5 GHz Data Rate 2 x VDD Digital Output Buffer Design Realized by 16-nm FinFET CMOS

被引:0
|
作者
Wang, Chua-Chin [1 ]
Lu, Shao-Wei [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
关键词
FinFET; output buffer; PVT detection; mixed-voltage tolerant; slew rate self-adjustment;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2 x VDD output buffer equipped with SR (slew rate) self-adjustment mechanism driven by a PVT (process, voltage, temperature) detector is proposed in this investigation. Notably, the proposed buffer design is realized by 16-nm FinFET CMOS technology, where specical design constraints required by FinFET must be taken into consideration. In other words, design trade-off will be discussed and highlight. To enhance the output SR, awlays-on driving transistors in Output Stage must be realized with low Vth devices to boost the output current. For FinFET devices, The gate drives of these driving transistors must be stablized to prevent any possible noise interference. Nonoverlapping signaling control is directly realized in transistor level instead of conventional gate level designs such that the the speed is fastened. According to the all-PVT-corner simulations, the worst data rate is 2.5/2.5 GHz with 20 pF loading when the supply voltage is 0.8/1.6 V, respectively. The Delta SR improvement is at least 10%, when the proposed SR self-adjustment mechanism is activated.
引用
收藏
页数:3
相关论文
共 48 条
  • [1] A 2.5-GHz 2 x VDD 16-nm FinFET Digital Output Buffer with Slew Rate and Duty Cycle Self-Adjustment
    Lee, Tzung-Je
    Su, Wen-Jian
    Tolentino, Lean Karlo S.
    Wang, Chua-Chin
    2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, : 153 - 156
  • [2] 40-nm 2 x VDD Digital Output Buffer Design With DDR4-Compliant Slew Rate
    Wang, Chua-Chin
    Hou, Zong-You
    Huang, Ssu-Wei
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 279 - 282
  • [3] A 2xVDD digital output buffer with gate driving stability and non-overlapping signaling control for slew-rate auto-adjustment using 16-nm FinFET CMOS process
    Wang, Chua-Chin
    Tolentino, Lean Karlo S.
    Lu, Shao-Wei
    Jose, Oliver Lexter July A.
    Sangalang, Ralph Gerard B.
    Lee, Tzung-Je
    Lou, Pang -Yen
    Chang, Wei-Chih
    INTEGRATION-THE VLSI JOURNAL, 2023, 90 : 245 - 260
  • [4] A 2.6-GHz I/O Buffer for DDR4 & DDR5 SDRAMs in 16-nm FinFET CMOS Process
    Ke, Jhih-Ying
    Tolentino, Lean Karlo Santos
    Lo, Cheng-Yao
    Lee, Tzung-Je
    Wang, Chua-Chin
    2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 271 - 275
  • [5] 2 x VDD 40-nm CMOS Output Buffer With Slew Rate Self-Adjustment Using Leakage Compensation
    Wang, Chua-Chin
    Hou, Zong-You
    Ruan, Kai-Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (07) : 812 - 816
  • [6] A 6-Gbps 16-nm FinFET CMOS I/O Buffer With Variation Insensitivity Ensured by Genetic Algorithm
    Wang, Chua-Chin
    Chodisetti, L. S. S. Pavan Kumar
    Ke, Jhih-Ying
    Lo, Cheng-Yao
    Lee, Tzung-Je
    Tolentino, Lean Karlo Santos
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (11) : 4961 - 4972
  • [7] GA-Optimized 6.0-Gbps DDR5 SDRAM I/O Buffer Design For 16-nm FinFET CMOS Process
    Ke, Jhih-Ying
    Tolentino, Lean Karlo Santos
    Lo, Cheng-Yao
    Lee, Tzung-Je
    Wang, Chua-Chin
    2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 95 - 99
  • [8] A High-Speed 2 x VDD Output Buffer With PVTL Detection Using 40-nm CMOS Technology
    Wang, Chua-Chin
    Tsai, Tsung-Yi
    Lin, Wei
    2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
  • [9] A 90-nm CMOS 800 MHz 2 x VDD output buffer with leakage detection and output current self-adjustment
    Wang, Chua-Chin
    Tsai, Tsung-Yi
    Lin, Wei
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (02) : 343 - 350
  • [10] 2x VDD Digital Output Buffer Insensitive to Process and Voltage Variations
    Wang, Chua-Chin
    Lou, Pang-Yen
    Tsai, Tsung-Yi
    Deng, Yu-Lin
    Lee, Tzung-Je
    2017 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2017, : 29 - 32