共 48 条
- [1] A 2.5-GHz 2 x VDD 16-nm FinFET Digital Output Buffer with Slew Rate and Duty Cycle Self-Adjustment 2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, : 153 - 156
- [2] 40-nm 2 x VDD Digital Output Buffer Design With DDR4-Compliant Slew Rate 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 279 - 282
- [4] A 2.6-GHz I/O Buffer for DDR4 & DDR5 SDRAMs in 16-nm FinFET CMOS Process 2023 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2024, : 271 - 275
- [7] GA-Optimized 6.0-Gbps DDR5 SDRAM I/O Buffer Design For 16-nm FinFET CMOS Process 2024 IEEE 6TH INTERNATIONAL CONFERENCE ON AI CIRCUITS AND SYSTEMS, AICAS 2024, 2024, : 95 - 99
- [8] A High-Speed 2 x VDD Output Buffer With PVTL Detection Using 40-nm CMOS Technology 2015 INTERNATIONAL CONFERENCE ON IC DESIGN & TECHNOLOGY (ICICDT), 2015,
- [10] 2x VDD Digital Output Buffer Insensitive to Process and Voltage Variations 2017 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA), 2017, : 29 - 32