2.5 GHz Data Rate 2 x VDD Digital Output Buffer Design Realized by 16-nm FinFET CMOS

被引:0
|
作者
Wang, Chua-Chin [1 ]
Lu, Shao-Wei [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
来源
2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE) | 2019年
关键词
FinFET; output buffer; PVT detection; mixed-voltage tolerant; slew rate self-adjustment;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2 x VDD output buffer equipped with SR (slew rate) self-adjustment mechanism driven by a PVT (process, voltage, temperature) detector is proposed in this investigation. Notably, the proposed buffer design is realized by 16-nm FinFET CMOS technology, where specical design constraints required by FinFET must be taken into consideration. In other words, design trade-off will be discussed and highlight. To enhance the output SR, awlays-on driving transistors in Output Stage must be realized with low Vth devices to boost the output current. For FinFET devices, The gate drives of these driving transistors must be stablized to prevent any possible noise interference. Nonoverlapping signaling control is directly realized in transistor level instead of conventional gate level designs such that the the speed is fastened. According to the all-PVT-corner simulations, the worst data rate is 2.5/2.5 GHz with 20 pF loading when the supply voltage is 0.8/1.6 V, respectively. The Delta SR improvement is at least 10%, when the proposed SR self-adjustment mechanism is activated.
引用
收藏
页数:3
相关论文
共 48 条
  • [21] 2 x VDD output buffer with 36.4% slew rate improvement using leakage current compensation
    Wang, C. -C.
    Tsai, T. -Y.
    Lee, T. -J.
    Ruan, K. -W.
    ELECTRONICS LETTERS, 2017, 53 (02) : 62 - 63
  • [22] Single-Event Performance of Sense-Amplifier Based Flip-Flop Design in a 16-nm Bulk FinFET CMOS Process
    Jiang, H.
    Zhang, H.
    Assis, T. R.
    Narasimham, B.
    Bhuva, B. L.
    Holman, W. T.
    Massengill, L. W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (01) : 477 - 482
  • [23] A 0.011-mm2 27.5-GHz VCO with Transformer-Coupled Bandpass Filter Achieving-191 dBc/Hz FoM in 16-nm FinFET CMOS
    Lin, Chi-Hsien
    Lu, Ying-Ta
    Liao, Hsien-Yuan
    Chen, Sean
    Loke, Alvin L. S.
    Yeh, Tzu-Jin
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 353 - 356
  • [24] A High Data Rate, High Output Power 60 GHz OOK Modulator in 90 nm CMOS
    Byeon, Chul Woo
    Park, Chul Soon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (03) : 341 - 346
  • [25] 2xVDD 28-nm CMOS Digital Output Buffer Using Low-Vth Transistors for Slew Rate Adjustment
    Wang, Chua-Chin
    Tsai, Tsung-Yi
    Deng, Yu-Lin
    Lee, Tzung-Je
    PROCEEDINGS OF 2017 7TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, DESIGN, AND VERIFICATION (ICDV), 2017, : 22 - 27
  • [26] Design of Fin-Diode-Triggered Rotated Silicon-Controlled Rectifier for High-Speed Digital Application in 16-nm FinFET Process
    Chang, Rong-Kun
    Lin, Chun-Yu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (07) : 2725 - 2731
  • [27] A 2x Time-Interleaved 28-GS/s 8-Bit 0.03-mm2 Switched-Capacitor DAC in 16-nm FinFET CMOS
    Caragiulo, Pietro
    Mattia, Oscar Elisio
    Arbabian, Amin
    Murmann, Boris
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (08) : 2335 - 2346
  • [28] All-Digital VCO-ADC TAD Using 4CKES-Type in 16-nm FinFET CMOS for Technology Scaling With Stochastic-ADC Method
    Watanabe, Takamoto
    2021 28TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (IEEE ICECS 2021), 2021,
  • [29] 500 MHz 90 nm CMOS 2xVDD Digital Output Buffer Immunity to Process and Voltage Variations
    Wang, Chua-Chin
    Tsai, Tsung-Yi
    Deng, Yu-Lin
    Lee, Tzung-Je
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (02) : 556 - 568
  • [30] X-band NMOS and CMOS Cross-Coupled DCO's with a "Folded" Common-Mode Resonator Exhibiting 188.5 dBc/Hz FoM with 29.5% Tuning Range in 16-nm CMOS FinFet
    Levinger, R.
    Ben-Haim, D.
    Gertman, I.
    Bershansky, S.
    Levi, R.
    Kadry, J.
    Horovitz, G.
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 163 - 166