2.5 GHz Data Rate 2 x VDD Digital Output Buffer Design Realized by 16-nm FinFET CMOS

被引:0
|
作者
Wang, Chua-Chin [1 ]
Lu, Shao-Wei [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
来源
2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE) | 2019年
关键词
FinFET; output buffer; PVT detection; mixed-voltage tolerant; slew rate self-adjustment;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2 x VDD output buffer equipped with SR (slew rate) self-adjustment mechanism driven by a PVT (process, voltage, temperature) detector is proposed in this investigation. Notably, the proposed buffer design is realized by 16-nm FinFET CMOS technology, where specical design constraints required by FinFET must be taken into consideration. In other words, design trade-off will be discussed and highlight. To enhance the output SR, awlays-on driving transistors in Output Stage must be realized with low Vth devices to boost the output current. For FinFET devices, The gate drives of these driving transistors must be stablized to prevent any possible noise interference. Nonoverlapping signaling control is directly realized in transistor level instead of conventional gate level designs such that the the speed is fastened. According to the all-PVT-corner simulations, the worst data rate is 2.5/2.5 GHz with 20 pF loading when the supply voltage is 0.8/1.6 V, respectively. The Delta SR improvement is at least 10%, when the proposed SR self-adjustment mechanism is activated.
引用
收藏
页数:3
相关论文
共 48 条
  • [31] A 2-Way W-Band Power Amplifier With an Isolated Combining Output Network for Power Back-Off Efficiency Enhancement in 16-nm FinFet Technology
    Ibrahim, Yahia
    Niknejad, Ali
    IEEE SOLID-STATE CIRCUITS LETTERS, 2024, 7 : 203 - 206
  • [32] A Real-Time, Analog/Digital Co-Designed 1.89-GHz Bandwidth, 175-kHz Resolution Sparse Spectral Analysis RISC-V SoC in 16-nm FinFET
    Wang, Angie
    Bae, Woorham
    Han, Jaeduk
    Bailey, Stevo
    Rigge, Paul
    Ocal, Orhan
    Wang, Zhongkai
    Ramchandran, Kannan
    Alon, Elad
    Nikolic, Borivoje
    ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 322 - 325
  • [33] Impact of Channel, Stress-Relaxed Buffer, and S/D Si1-x Ge x Stressor on the Performance of 7-nm FinFET CMOS Design with the Implementation of Stress Engineering
    Othman, Nurul Aida Farhana
    Hatta, Sharifah Fatmadiana Wan Muhamad
    Soin, Norhayati
    JOURNAL OF ELECTRONIC MATERIALS, 2018, 47 (04) : 2337 - 2347
  • [34] A 3.1-7 GHz 40-nm CMOS Digital Polar Transmitter with High Data-Rate and Feed-Forward Operation
    Qian, Huizhen Jenny
    Liang, Jian Orion
    Zhu, Nianyong
    Gao, Peng
    Luo, Xun
    2016 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2016,
  • [35] A 10Gbps Half-Rate Digital Clock and Data Recovery Circuit for 60GHz Receiver in 65nm CMOS
    Liu, Zhi-Ran
    Zheng-Song
    Wu, Ying-Hang
    Li, Yu-Tian
    Chi, Bao-Yong
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 554 - 556
  • [36] A Dual-Mode V-Band 2/4-Way Non-Uniform Power-Combining PA with+17.9-dBm Psat and 26.5-% PAE in 16-nm FinFET CMOS
    Chu, Kun-Da
    Callender, Steven
    Wang, Yanjie
    Rudell, Jacques C.
    Pellerano, Stefano
    Hull, Christopher
    2020 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2020, : 183 - 186
  • [37] A Scalable 71-to-76GHz 64-Element Phased-Array Transceiver Module with 2x2 Direct-Conversion IC in 22nm FinFET CMOS Technology
    Pellerano, Stefano
    Callender, Steven
    Shin, Woorim
    Wang, Yanjie
    Kundu, Somnath
    Agrawal, Abhishek
    Sagazio, Peter
    Carlton, Brent
    Sheikh, Farhana
    Amadjikpe, Arnaud
    Lambert, William
    Vemparala, Divya Shree
    Chakravorti, Mark
    Suzuki, Satoshi
    Flory, Robert
    Hull, Chris
    2019 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2019, 62 : 174 - +
  • [38] A 56 GS/s 8-bit 0.011 mm2 4x Delta-Interleaved Switched-Capacitor DAC in 16 nm FinFET CMOS
    Caragiulo, Pietro
    Ramkaj, Athanasios
    Arbabian, Amin
    Murmann, Boris
    ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, : 329 - 332
  • [39] New Design of 2 x VDD-Tolerant Power-Rail ESD Clamp Circuit for Mixed-Voltage I/O Buffers in 65-nm CMOS Technology
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 178 - 182
  • [40] A Scalable Cryo-CMOS 2-to-20GHz Digitally Intensive Controller for 4x32 Frequency Multiplexed Spin Qubits/Transmons in 22nm FinFET Technology for Quantum Computers
    Patra, Bishnu
    van Dijk, Jeroen P. G.
    Subramanian, Sushil
    Corna, Andrea
    Xue, Xiao
    Jeon, Charles
    Sheikh, Farhana
    Juarez-Hernandez, Esdras
    Esparza, Brando Perez
    Rampurawala, Huzaifa
    Carlton, Brent
    Samkharadze, Nodar
    Ravikumar, Surej
    Nieva, Carlos
    Kim, Sungwon
    Lee, Hyung-Jin
    Sammak, Amir
    Scappucci, Giordano
    Veldhorst, Menno
    Vandersypen, Lieven M. K.
    Babaie, Masoud
    Sebastiano, Fabio
    Charbon, Edoardo
    Pellerano, Stefano
    2020 IEEE INTERNATIONAL SOLID- STATE CIRCUITS CONFERENCE (ISSCC), 2020, : 304 - +