2.5 GHz Data Rate 2 x VDD Digital Output Buffer Design Realized by 16-nm FinFET CMOS

被引:0
|
作者
Wang, Chua-Chin [1 ]
Lu, Shao-Wei [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
来源
2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE) | 2019年
关键词
FinFET; output buffer; PVT detection; mixed-voltage tolerant; slew rate self-adjustment;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2 x VDD output buffer equipped with SR (slew rate) self-adjustment mechanism driven by a PVT (process, voltage, temperature) detector is proposed in this investigation. Notably, the proposed buffer design is realized by 16-nm FinFET CMOS technology, where specical design constraints required by FinFET must be taken into consideration. In other words, design trade-off will be discussed and highlight. To enhance the output SR, awlays-on driving transistors in Output Stage must be realized with low Vth devices to boost the output current. For FinFET devices, The gate drives of these driving transistors must be stablized to prevent any possible noise interference. Nonoverlapping signaling control is directly realized in transistor level instead of conventional gate level designs such that the the speed is fastened. According to the all-PVT-corner simulations, the worst data rate is 2.5/2.5 GHz with 20 pF loading when the supply voltage is 0.8/1.6 V, respectively. The Delta SR improvement is at least 10%, when the proposed SR self-adjustment mechanism is activated.
引用
收藏
页数:3
相关论文
共 48 条
  • [41] A 94GHz 2x2 Phased-Array FMCW Imaging Radar Transceiver with 11dBm Output Power and 10.5dB NF in 65nm CMOS
    Huang, Dong
    Zhang, Li
    Zhu, Huabing
    Chen, Boshen
    Tang, Yang
    Wang, Yan
    2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, : 47 - 50
  • [42] A 400mV Active VMIN, 200mV Retention VMIN, 2.8 GHz 64Kb SRAM with a 0.09 um2 6T bitcell in a 16nm FinFET CMOS Process
    Bhavnagarwala, Azeez
    Iqbal, Imran
    An Nguyen
    Ondricek, David
    Chandra, Vikas
    Aitken, Robert
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [43] A 45 nm RFSOI CMOS-based 24.25-29.5 GHz 2x16-Channel Phased-Array Transceiver IC for 5G NR Applications
    Lee, Jooseok
    Baek, Seungjae
    Kim, Kihyun
    Park, Seungwon
    Oh, Hansik
    Kim, Taewan
    Jung, Joonho
    Kim, Jinhyun
    Jeon, Sehyug
    Park, Jee Ho
    Lee, Woojae
    Park, Jaehong
    Lee, Dong-hyun
    Lee, Sangho
    Lee, Jeong Ho
    Kim, Ji Hoon
    Kim, Younghwan
    Park, Sangyong
    Suh, Bohee
    Oh, Soyoung
    Lee, Dongsoo
    Son, Juho
    Yang, Sung-gi
    2024 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC 2024, 2024, : 47 - 50
  • [44] A 54 to 62.8GHz PA with 95.2mW/mm2 Output Power Density by 4x4 Distributed In-phase Power Combining in 65nm CMOS
    Fei, Wei
    Yu, Hao
    Liang, Yuan
    Lim, Wei Meng
    2014 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2014,
  • [45] 500 MHz 90 nm CMOS 2 ×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times $$\end{document} VDD Digital Output Buffer Immunity to Process and Voltage Variations
    Chua-Chin Wang
    Tsung-Yi Tsai
    Yu-Lin Deng
    Tzung-Je Lee
    Circuits, Systems, and Signal Processing, 2019, 38 (2) : 556 - 568
  • [46] A 0.034mm2, 725fs RMS Jitter, 1.8%/ V Frequency-Pushing, 10.8-19.3GHz Transformer-Based Fractional-N All-Digital PLL in 10nm FinFET CMOS
    Li, Chao-Chieh
    Tsai, Tsung-Hsien
    Yuan, Min-Shueh
    Liao, Chia-Chun
    Chang, Chih-Hsien
    Huang, Tien-Chien
    Liao, Hsien-Yuan
    Lu, Chung-Ting
    Kuo, Hung-Yi
    Hsieh, Kenny
    Chen, Mark
    Ximenes, Augusto
    Staszewski, Robert Bogdan
    2016 IEEE SYMPOSIUM ON VLSI CIRCUITS (VLSI-CIRCUITS), 2016,
  • [47] 2×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times $$\end{document}VDD 500 MHz Digital Output Buffer with Optimal Driver Transistor Sizing for Slew Rate Self-adjustment and Leakage Reduction Using 28-nm CMOS Process
    Chua-Chin Wang
    Pang-Yen Lou
    Tsung-Yi Tsai
    Yan-You Chou
    Tzung-Je Lee
    Circuits, Systems, and Signal Processing, 2021, 40 (6) : 2824 - 2840
  • [48] A 90-nm CMOS 800 MHz 2×\documentclass[12pt]{minimal} \usepackage{amsmath} \usepackage{wasysym} \usepackage{amsfonts} \usepackage{amssymb} \usepackage{amsbsy} \usepackage{mathrsfs} \usepackage{upgreek} \setlength{\oddsidemargin}{-69pt} \begin{document}$$\times$$\end{document}VDD output buffer with leakage detection and output current self-adjustment
    Chua-Chin Wang
    Tsung-Yi Tsai
    Wei Lin
    Analog Integrated Circuits and Signal Processing, 2018, 97 (2) : 343 - 350