Integrating flipped drain and power gating techniques for efficient FinFET logic circuits

被引:1
|
作者
Dadoria, Ajay Kumar [1 ]
Khare, Kavita [2 ]
Gupta, T. K. [2 ]
Panwar, Uday [2 ]
机构
[1] MANIT Bhopal, ECE, Bhopal, Madhya Pradesh, India
[2] Maulana Azad Natl Inst Technol, Elect & Commun, Bhopal, Madhya Pradesh, India
关键词
drain gating; FDGT; FinFET; low power; LSTP; LEAKAGE REDUCTION; DESIGN; OPTIMIZATION;
D O I
10.1002/jnm.2344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power dissipation is a main attention for designing complementary metal oxide semiconductor Very Large Scale Integration (VLSI) circuits in deep sub-micron technology. Constant field device scaling leads to high transistor density, reduction in power supply, lower threshold voltage, and reduction in oxide thickness. This gives rise to short channel effects and increases the leakage currents causing power dissipation. In this paper, based on literature survey, new flipped drain gating (FDG) technique is proposed for mitigation of leakage currents; further FDG technique is integrated with power gating technique which makes power dissipation lower than FDG. Proposed techniques are integrated with FinFET technology and applied on Logic Gates and bench mark circuits on HSPICE simulator. Simulation is carried out at 27 degrees C temperature by using 20 to 7-nm Berkley Predictive Technology Module. Simulation results at 10-MHz frequency shows maximum saving in leakage power using FDG technique at input vector 01 as 80.35% compared with conventional drain gating for EXOR logic. Similarly, FDG technique saves maximum dynamic power of 25.98% when compared with conventional drain gating for AND logic.
引用
收藏
页数:14
相关论文
共 50 条
  • [21] A Power-gating scheme to reduce leakage power for P-type adiabatic logic circuits
    Li, Hong
    Li, Linfeng
    Hu, Jianping
    World Academy of Science, Engineering and Technology, 2010, 62 : 685 - 690
  • [22] Design of high efficient low power static logic circuit using SG FinFET
    Sridharan, Venkatesan Rameya
    Alagarsamy, Manjunathan
    Rajangam, Balamurugan
    Sekar, Lalitha
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2024, 111 (10) : 1613 - 1630
  • [23] From Transistors to NEMS: Highly Efficient Power-Gating of CMOS Circuits
    Henry, Michael B.
    Nazhandali, Leyla
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (01)
  • [24] Techniques for reduced power and increased speed in dynamic and ratio logic circuits
    Kartschoke, P
    Rohrer, N
    PROCEEDINGS OF THE 39TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 1996, : 175 - 178
  • [25] Leakage Reduction of Power-Gating Sequential Circuits Based on Complementary Pass-transistor Adiabatic Logic Circuits
    Zhang, Weiqiang
    Zhang, Yu
    Shi Xuhua
    Hu, Jianping
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 282 - 285
  • [26] Intelligent Signal Gating-Aware Energy-Efficient 8-Bit FinFET Arithmetic and Logic Unit
    D. Ajitha
    M. Chandra Sekhar Reddy
    Circuits, Systems, and Signal Processing, 2022, 41 : 299 - 320
  • [27] Intelligent Signal Gating-Aware Energy-Efficient 8-Bit FinFET Arithmetic and Logic Unit
    Ajitha, D.
    Reddy, M. Chandra Sekhar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (01) : 299 - 320
  • [28] Low power synthesis of dynamic logic circuits using fine-grained clock gating
    Banerjee, Nilanjan
    Roy, Kaushik
    Mahmoodi, Hamid
    Bhunia, Swarup
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 860 - +
  • [29] EFFICIENT TECHNIQUES IN THE SIZING AND CONSTRAINED OPTIMIZATION OF CMOS COMBINATIONAL LOGIC-CIRCUITS
    HWANG, JS
    WU, CY
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1991, 138 (03): : 154 - 164
  • [30] Power and Energy Efficient Standard Cell Library Design in CDM Logic Style with FinFET Transistors
    Joshi, Ashish
    Putta, Thejaswani
    Nikoubin, Tooraj
    7TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT 2016), 2016,