Integrating flipped drain and power gating techniques for efficient FinFET logic circuits

被引:1
|
作者
Dadoria, Ajay Kumar [1 ]
Khare, Kavita [2 ]
Gupta, T. K. [2 ]
Panwar, Uday [2 ]
机构
[1] MANIT Bhopal, ECE, Bhopal, Madhya Pradesh, India
[2] Maulana Azad Natl Inst Technol, Elect & Commun, Bhopal, Madhya Pradesh, India
关键词
drain gating; FDGT; FinFET; low power; LSTP; LEAKAGE REDUCTION; DESIGN; OPTIMIZATION;
D O I
10.1002/jnm.2344
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power dissipation is a main attention for designing complementary metal oxide semiconductor Very Large Scale Integration (VLSI) circuits in deep sub-micron technology. Constant field device scaling leads to high transistor density, reduction in power supply, lower threshold voltage, and reduction in oxide thickness. This gives rise to short channel effects and increases the leakage currents causing power dissipation. In this paper, based on literature survey, new flipped drain gating (FDG) technique is proposed for mitigation of leakage currents; further FDG technique is integrated with power gating technique which makes power dissipation lower than FDG. Proposed techniques are integrated with FinFET technology and applied on Logic Gates and bench mark circuits on HSPICE simulator. Simulation is carried out at 27 degrees C temperature by using 20 to 7-nm Berkley Predictive Technology Module. Simulation results at 10-MHz frequency shows maximum saving in leakage power using FDG technique at input vector 01 as 80.35% compared with conventional drain gating for EXOR logic. Similarly, FDG technique saves maximum dynamic power of 25.98% when compared with conventional drain gating for AND logic.
引用
收藏
页数:14
相关论文
共 50 条
  • [31] Low-power super-threshold FinFET domino logic circuits for high-speed applications
    Bo, Hong
    Jianping, Hu
    Dongmei, Li
    Chenghao, Han
    Open Automation and Control Systems Journal, 2014, 6 (01): : 907 - 912
  • [32] A New Technique for Designing Low-Power High-Speed Domino Logic Circuits in FinFET Technology
    Garg, Sandeep
    Gupta, Tarun K.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [33] A Novel Approach for Power-Gating Technique with Improved Efficient Charge Recovery Logic
    Shravan, Ch.
    Kumar, Ch. Pavan
    Sivani, K.
    2014 INTERNATIONAL CONFERENCE ON SMART ELECTRIC GRID (ISEG), 2014,
  • [34] An energy-efficient power-gating adiabatic circuits using transmission gate switches
    Zhou, Dong
    Hu, Jianping
    Dong, Huiying
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 145 - 148
  • [35] An efficient technique of integrating parallel neural networks for faster and power efficient nanodevices for ultradense VLSI circuits
    Sarkar, Subir Kumar
    Ghosh, Ankush
    Gautham, M. A.
    SobhaRani, A.
    Samanta, Debasis
    PROCEEDINGS OF THE 2007 INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES: IWPSD-2007, 2007, : 232 - +
  • [36] Design and analysis of low power memory using efficient charge recovery logic circuits
    Lee, C
    Na, I
    Moon, Y
    CURRENT APPLIED PHYSICS, 2005, 5 (03) : 237 - 243
  • [37] On efficient modeling of drain current for designing high-power GaN HEMT-based circuits
    Jarndal, Anwar
    Rakib, Famin Rahman
    Alim, Mohammad Abdul
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2024, 23 (06) : 1355 - 1367
  • [38] Performance Analysis of 2N-N-2P Adiabatic Logic Circuits for Low Power Applications using FinFET
    Bhuvana, B. P.
    Bhaaskaran, Kanchana V. S.
    7TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2017), 2017, 115 : 166 - 173
  • [39] Techniques for the Design of Low Voltage Power Efficient Analog and Mixed Signal Circuits
    Ramirez-Angulo, J.
    Carvajal, Ramon G.
    Lopez-Martin, Antonio
    22ND INTERNATIONAL CONFERENCE ON VLSI DESIGN HELD JOINTLY WITH 8TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2009, : 26 - +
  • [40] Analysis and Reduction of Ground Bounce Noise and Leakage Current During Mode Transition of Stacking Power Gating Logic Circuits
    Bhanuprakash, R.
    Pattanaik, Manisha
    Rajput, S. S.
    Mazumdar, Kaushik
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 1053 - 1058