Gate depletion in WSix/polysilicon gate stack and effects of phosphorus ion implantation

被引:7
|
作者
Cho, WJ [1 ]
Lee, S [1 ]
机构
[1] ETRI, Basic Res Lab, Fundamental Technol Dept, Yuseong Gu, Taejon 305360, South Korea
关键词
gate depletion WSix/polysilicon gate stack; polysilicon thickness; gate oxide thickness; annealing; phosphorus ion implantation; MOSFETs;
D O I
10.1143/JJAP.42.2615
中图分类号
O59 [应用物理学];
学科分类号
摘要
Systematic investigation of the gate depletion effects on the WSix/polysilicon gate stack has been performed. It was shown that decreasing the polysilicon thickness, gate oxide thickness, and phosphorus concentration of the polysilicon layer led to an increase in the gate depletion that degrades the drivability of metal-oxide-semiconductor field-effect transistors (MOSFETs). A furnace annealing process at high temperatures enhanced the gate depletion because the dopant atoms of polysilicon diffuse into the upper WSix layer. On the contrary, the rapid thermal annealing process seemed to suppress the gate depletion, but it produced a large number of interface states in the SiO2/silicon that required a conventional furnace re-annealing to remove. We found that phosphorus ion implantation in the WSix/polysilicon gate stack with activation annealing is a very effective method of minimizing the gate depletion effect, which can be utilized in fabricating deep sub-micron MOS devices.
引用
收藏
页码:2615 / 2620
页数:6
相关论文
共 50 条
  • [31] The effects on metal oxide semiconductor field effect transistor properties of nitrogen implantation into p(+) polysilicon gate
    Yasuoka, A
    Kuroi, T
    Shimizu, S
    Shirahata, M
    Okumura, Y
    Inoue, Y
    Inuishi, M
    Nishimura, T
    Miyoshi, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1997, 36 (02): : 617 - 622
  • [32] Implications of gate tunneling and quantum effects on compact modeling in the gate-channel stack
    Dutton, RW
    Choi, CH
    NANOTECH 2003, VOL 2, 2003, : 242 - 245
  • [33] Experimental and analytical studies on CMOS scaling in deep submicron regime including quantum and polysilicon gate depletion effects
    Chen, K
    Hu, CM
    Fang, P
    Gupta, A
    Lin, MR
    Wollesen, D
    55TH ANNUAL DEVICE RESEARCH CONFERENCE, DIGEST - 1997, 1997, : 20 - 21
  • [34] Estimation of quantum mechanical and polysilicon depletion effects for ultra-thin silicon-dioxide gate dielectric
    Srinivasan, G
    Saha, S
    Rezvani, GA
    MICROELECTRONIC DEVICE TECHNOLOGY III, 1999, 3881 : 168 - 174
  • [35] Formation and mechanism of dimple/pit on Si substrate during WSix/poly-Si gate stack etch
    Pan, PH
    Liu, L
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1997, 15 (05): : 1752 - 1757
  • [36] Reduction of polysilicon gate depletion effect in NMOS devices using laser thermal processing
    Chong, YF
    Gossmann, HJL
    Pey, KL
    Thompson, MO
    Wee, ATS
    Tung, CH
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2004, 7 (02) : G25 - G27
  • [37] EFFECTS OF RADIATION ON ELECTRONIC PROPERTIES OF POLYSILICON GATE MOS CAPACITORS
    ANDERSON, GW
    REID, PR
    SAKS, NS
    BAKER, WD
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1976, 123 (08) : C271 - C271
  • [38] ELECTRONIC EFFECTS IN POLYSILICON GATE MOS CAPACITORS DUE TO IRRADIATION
    ANDERSON, GW
    REID, PR
    BAKER, WD
    SAKS, NS
    BULLETIN OF THE AMERICAN PHYSICAL SOCIETY, 1976, 21 (03): : 275 - 275
  • [39] Charge transfer effects in a CCD with a single polysilicon gate structure
    Prigozhin, G.
    Burke, B.
    Cooper, M.
    Donlon, K.
    Leitz, C.
    Foster, R.
    LaMarr, B.
    Malonis, A.
    Bautz, M.
    X-RAY, OPTICAL, AND INFRARED DETECTORS FOR ASTRONOMY IX, 2020, 11454
  • [40] Impact of nitrogen (N-14) implantation into polysilicon gate on high-performance dual-gate CMOS transistors
    Yu, B
    Ju, DH
    Kepler, N
    Hu, CM
    IEEE ELECTRON DEVICE LETTERS, 1997, 18 (07) : 312 - 314