Design of a low power architecture for CABAC encoder in H.264

被引:0
|
作者
Kuo, Chien-Chung [1 ]
Lei, Sheau-Fang [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, 1 Univ Rd, Tainan 701, Taiwan
关键词
CABAC; variable length tag cache memory;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a low power architecture for the implementation of context based adaptive binary arithmetic coding (CABAC) system in H.264. CABAC needs to have the accurate probability estimations for most probable symbol (MIPS) to enhance higher compression ratio. This data compression efficiency can be implicitly achieved by iteratively updating probability models stored in the embedded memory for hardware design. Therefore the design of the memory hierarchy and the suitable architecture is an important issue so that the power consumption can be kept low caused by memory accesses for iteratively executing arithmetic coding operations. To address the low power consideration for designing a CABAC encoder, we propose the architecture by using variable length tag cache memory scheme and pipeline structure. The simulation results show that our proposed architecture can achieve 50% power consumption saving, and throughput can be higher than 200Mbps.
引用
收藏
页码:243 / +
页数:2
相关论文
共 50 条
  • [1] AN EFFICIENT DESIGN OF CONTEXT MODELER FOR CABAC ENCODER IN H.264
    Chen, Pei-Yin
    Lin, Yi-Ming
    Yang, Che-Chang
    Chen, Shung-Chih
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2010, 6 (06): : 2609 - 2620
  • [2] A CABAC encoder design of H.264/AVC with RDO support
    Tian, X. H.
    Le, Thinh M.
    Ho, B. L.
    Lian, Y.
    RSP 2007: 18TH IEEE/IFIP INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2007, : 167 - +
  • [3] Design of High Performance Arithmetic Encoder for CABAC in H.264/AVC
    Kim, Yoonsup
    Moon, Jeonhak
    Choi, Wonjoon
    Lee, Seongsoo
    Lee, Seok
    Woo, Dockha
    MINO'09: PROCEEDINGS OF THE 8TH WSEAS INTERNATIONAL CONFERENCE ON MICROELECTRONICS, NANOELECTRONICS, OPTOELECTRONICS: ADVANCES IN MICROELECTRONICS, NANOELECTRONICS AND OPTOELECTRONICS, 2009, : 103 - +
  • [4] A HIGH-PERFORMANCE CABAC ENCODER ARCHITECTURE FOR HEVC AND H.264/AVC
    Zhou, Jinjia
    Zhou, Dajiang
    Fei, Wei
    Goto, Satoshi
    2013 20TH IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP 2013), 2013, : 1568 - 1572
  • [5] Hardware architecture design of CABAC codec for H.264/AVC
    Li, Lingfeng
    Song, Yang
    Ikenaga, Takeshi
    Goto, Satoshi
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 248 - +
  • [6] Architecture Design of Fine Grain Quality Scalable Encoder with CABAC for H.264/AVC Scalable Extension
    Tzu-Der Chuang
    Yu-Jen Chen
    Yi-Hau Chen
    Shao-Yi Chien
    Liang-Gee Chen
    Journal of Signal Processing Systems, 2010, 60 : 363 - 375
  • [7] A Low Power Architecture for H.264 Encoder in Intra Prediction Mode
    Senthilkumar, G.
    Hariprasath, S.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [8] Architecture design of fine grain SNR scalable encoder with CABAC for H.264/AVC scalable extension
    Chen, Yu-Jen
    Chen, Yi-Hau
    Chuang, Tzu-Der
    Li, Chung-Te
    Chien, Shao-Yi
    Chen, Liang-Gee
    2007 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, VOLS 1 AND 2, 2007, : 515 - 520
  • [9] Architecture Design of Fine Grain Quality Scalable Encoder with CABAC for H.264/AVC Scalable Extension
    Chuang, Tzu-Der
    Chen, Yu-Jen
    Chen, Yi-Hau
    Chien, Shao-Yi
    Chen, Liang-Gee
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2010, 60 (03): : 363 - 375
  • [10] Data Reuse Exploration for Low Power Motion Estimation Architecture Design in H.264 Encoder
    Yu-Han Chen
    Tung-Chien Chen
    Chuan-Yung Tsai
    Sung-Fang Tsai
    Liang-Gee Chen
    Journal of Signal Processing Systems, 2008, 50 : 1 - 17