Design of a low power architecture for CABAC encoder in H.264

被引:0
|
作者
Kuo, Chien-Chung [1 ]
Lei, Sheau-Fang [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, 1 Univ Rd, Tainan 701, Taiwan
关键词
CABAC; variable length tag cache memory;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a low power architecture for the implementation of context based adaptive binary arithmetic coding (CABAC) system in H.264. CABAC needs to have the accurate probability estimations for most probable symbol (MIPS) to enhance higher compression ratio. This data compression efficiency can be implicitly achieved by iteratively updating probability models stored in the embedded memory for hardware design. Therefore the design of the memory hierarchy and the suitable architecture is an important issue so that the power consumption can be kept low caused by memory accesses for iteratively executing arithmetic coding operations. To address the low power consideration for designing a CABAC encoder, we propose the architecture by using variable length tag cache memory scheme and pipeline structure. The simulation results show that our proposed architecture can achieve 50% power consumption saving, and throughput can be higher than 200Mbps.
引用
收藏
页码:243 / +
页数:2
相关论文
共 50 条
  • [41] A Flexible Fully Hardwired CABAC Encoder for UHDTV H.264/AVC High Profile Video
    Tsai, Chen-Han
    Tang, Chi-Sun
    Chen, Liang-Gee
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2012, 58 (04) : 1329 - 1337
  • [42] A Low-Cost and High Efficiency Entropy Encoder Architecture for H.264/AVC
    Thiele, Cristiano C.
    Vizzotto, Bruno B.
    Martins, Andre L. M.
    da Rosa, Vagner S.
    Bampi, Sergio
    2012 IEEE/IFIP 20TH INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP (VLSI-SOC), 2012, : 117 - 122
  • [43] Design and Implementation of a New Pipelined H.264 Encoder
    Qi, Bin
    Zhang, Duoli
    Song, Yukun
    Du, Gaoming
    Zheng, Yong
    2011 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), VOLS 1-4, 2012, : 130 - 133
  • [44] A design flow for an H.264 embedded video encoder
    Amer, I
    Badawy, W
    Jullien, G
    ENABLING TECHNOLOGIES FOR THE NEW KNOWLEDGE SOCIETY, 2005, : 505 - 513
  • [45] Architecture Design of Low-power and Low-cost CAVLC Decoder for H.264/AVC
    Huang, Han-Jung
    Fan, Chih-Peng
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1336 - +
  • [46] A low-power VLSI architecture for intra prediction in H.264
    Stamoulis, G
    Koziri, M
    Katsavounidis, I
    Bellas, N
    ADVANCES IN INFORMATICS, PROCEEDINGS, 2005, 3746 : 633 - 640
  • [47] A High-Throughput Binary Arithmetic Coding Architecture for H.264/AVC CABAC
    Liu, Yizhong
    Song, Tian
    Shimamoto, Takashi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (09) : 1594 - 1604
  • [48] A Highly Efficient VLSI Architecture for H.264/AVC Level 5.1 CABAC Decoder
    Liao, Yuan-Hsin
    Li, Gwo-Long
    Chang, Tian-Sheuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (02) : 272 - 281
  • [49] High-Throughput Architecture for H.264/AVC CABAC Encoding and Decoding System
    Chang, Yuan-Teng
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXXI, 2008, 7073
  • [50] IMPROVED CABAC DESIGN IN H.264/AVC FOR LOSSLESS DEPTH MAP CODING
    Heo, Jin
    Ho, Yo-Sung
    2011 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), 2011,