Lithography-Friendly Analog Layout Migration

被引:0
|
作者
Dong, Xuan [1 ]
Zhang, Lihong [1 ]
机构
[1] Mem Univ Newfoundland, Dept Elect & Comp Engn, Fac Engn & Appl Sci, St John, NF, Canada
关键词
lithographic effects; spot defect; analog IP; layout reuse; OPTIMIZATION;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Lithographic effects have long been a primary yield consideration during integrated circuit (IC) manufacture. Especially the random spot defects may easily lead to functional failures across the chip. In this paper, a lithography-friendly analog layout migration flow is proposed. The optimization is achieved by intelligent redundant space utilization, which includes wire widening and wire shifting in order to minimize global probability of failure. We also propose a way of effectively reduce the probability of failure by a reasonable chip area compromise. Our experimental results indicate significant yield improvement for both short and open type faults.
引用
收藏
页码:2137 / 2140
页数:4
相关论文
共 50 条
  • [31] Analog layout using ALAS!
    Micron Semiconductor, Boise, United States
    IEEE J Solid State Circuits, 2 (271-274):
  • [32] Analog layout generation: from design assistant to automated layout
    Bensouiah, DA
    Mack, RJ
    Massara, RE
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1038 - 1041
  • [33] INALSYS: A layout automation system based on analog layout constraints
    Kim, Y
    Cho, H
    Yoon, K
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 1209 - 1212
  • [34] Efficient Analog Layout Prototyping by Layout Reuse with Routing Preservation
    Chin, Ching-Yu
    Pan, Po-Cheng
    Chen, Hung-Ming
    Chen, Tung-Chieh
    Lin, Jou-Chun
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 40 - 47
  • [35] On the suitability and development of layout templates for analog layout reuse and layout-aware synthesis
    Castro-López, R
    Fernández, FV
    Vázquez, AR
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 661 - 672
  • [36] Layout Decomposition Approaches for Double Patterning Lithography
    Kahng, Andrew B.
    Park, Chul-Hong
    Xu, Xu
    Yao, Hailong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (06) : 939 - 952
  • [37] Layout Decomposition Algorithms for Double Patterning Lithography
    Zhang, Xuelian
    Wu, Yuping
    Chen, Lan
    Zhang, Qi
    Shi, Weicheng
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 238 - 240
  • [38] Layout Decomposition for Quadruple Patterning Lithography and Beyond
    Yu, Bei
    Pan, David Z.
    2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [39] Simulation-based critical area extraction and litho-friendly layout design for low k1 lithography
    Choi, SH
    Ban, YC
    Lee, KH
    Kim, DH
    Hong, JS
    Kim, YH
    Yoo, MH
    Kong, JT
    OPTICAL MICROLITHOGRAPHY XVII, PTS 1-3, 2004, 5377 : 713 - 720
  • [40] Process-Variation-Aware Rule-Based Optical Proximity Correction for Analog Layout Migration
    Dong, Xuan
    Zhang, Lihong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1395 - 1405