On the suitability and development of layout templates for analog layout reuse and layout-aware synthesis

被引:0
|
作者
Castro-López, R [1 ]
Fernández, FV [1 ]
Vázquez, AR [1 ]
机构
[1] Ctr Nacl Microelect, Inst Microelect Sevilla, E-41012 Seville, Spain
来源
关键词
physical synthesis; design reuse; layout-aware synthesis; procedural layout generation;
D O I
10.1117/12.607932
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Accelerating the synthesis of increasingly complex analog integrated circuits is key to bridge the widening gap between what we can integrate and what we can design while meeting ever-tightening time-to-market constraints. It is a well-known fact in the semiconductor industry that such goal can only be attained by means of adequate CAD methodologies, techniques, and accompanying tools. This is particularly important in analog physical synthesis (a.k.a. layout generation), where large sensitivities of the circuit performances to the many subtle details of layout implementation (device matching, loading and coupling effects, reliability, and area features are of utmost importance to analog designers), render complete automation a truly challenging task. To approach the problem, two directions have been traditionally considered, knowledge-based and optimization-based, both with their own pros and cons. Besides, recently reported solutions oriented to speed up the overall design flow by means of reuse-based practices or by cutting off time-consuming, error-prone spins between electrical and layout synthesis (a technique known as layout-aware synthesis), rely on a outstandingly rapid yet efficient layout generation method. This paper analyses the suitability of procedural layout generation based on templates (a knowledge-based approach) by examining the requirements that both layout reuse and layout-aware solutions impose, and how layout templates face them. The ability to capture the know-how of experienced layout designers and the turnaround times for layout instancing are considered main comparative aspects in relation to other layout generation approaches. A discussion on the benefit-cost trade-off of using layout templates is also included. In addition to this analysis, the paper delves deeper into systematic techniques to develop fully reusable layout templates for analog circuits, either for a change of the circuit sizing (i.e., layout retargeting) or a change of the fabrication process (i.e., layout migration). Several examples implemented with the Cadence's Virtuoso tool suite are provided as demonstration of the paper's contributions.
引用
收藏
页码:661 / 672
页数:12
相关论文
共 50 条
  • [1] AIDA: Robust Layout-Aware Synthesis of Analog ICs including Sizing and Layout Generation
    Martins, Ricardo
    Lourenco, Nuno
    Canelas, Antonio
    Povoa, Ricardo
    Horta, Nuno
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [2] Layout-aware Analog Synthesis Environment with Yield Consideration
    Chang, Hsin-Ju
    Chen, Yen-Lung
    Yeh, Conan
    Liu, Chien-Nan Jimmy
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 589 - 593
  • [3] Incremental Layout-Aware Analog Design Methodology
    Elshawy, Mohannad
    Dessouky, Mohamed
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 486 - 489
  • [4] Layout-aware synthesis of arithmetic circuits
    Um, J
    Kim, T
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 207 - 212
  • [5] On-the-fly Exploration of Placement Templates for Analog IC Layout-aware Sizing Methodologies
    Martins, Ricardo
    Canelas, Antonio
    Lourenco, Nuno
    Horta, Nuno
    2016 13TH INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2016,
  • [6] A layout-aware synthesis methodology for RF circuits
    Vancorenland, P
    Van der Plas, G
    Steyaert, M
    Gielen, G
    Sansen, W
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 358 - 362
  • [7] AIDA: Layout-aware analog circuit-level sizing with in-loop layout generation
    Lourenco, Nuno
    Martins, Ricardo
    Canelas, Antonio
    Povoa, Ricardo
    Horta, Nuno
    INTEGRATION-THE VLSI JOURNAL, 2016, 55 : 316 - 329
  • [8] Fast and accurate parasitic capacitance models for layout-aware synthesis of analog circuits
    Agarwal, A
    Sampath, H
    Yelamanchili, V
    Vemuri, R
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 145 - 150
  • [9] Layout-aware analog system synthesis based on symbolic layout description and combined block parameter exploration, placement and global routing
    Tang, H
    Zhang, H
    Doboli, A
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 266 - 271
  • [10] Layout-Aware Optimization of STT MRAMs
    Gupta, Sumeet Kumar
    Park, Sang Phill
    Mojumder, Niladri Narayan
    Roy, Kaushik
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 1455 - 1458