Layout-aware Analog Synthesis Environment with Yield Consideration

被引:0
|
作者
Chang, Hsin-Ju [1 ]
Chen, Yen-Lung [1 ]
Yeh, Conan [1 ]
Liu, Chien-Nan Jimmy [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jung Li City, Taiwan
关键词
Analog synthesis; Yield-aware sizing; Layout-aware sizing; CIRCUITS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With shrinking device size in deep submicron process, many non-ideal effects impact circuit performances critically. Since those effects are often not considered in traditional analog synthesis tools, several sizing-layout iterations are still required to reach the desired performance and design yield. In this paper, an integrated analog synthesis tool is presented to consider the process variation, layout effects, and final layout generation simultaneously, with a user-friendly GUI to help users complete the design flow efficiently. With the consideration of those non-ideal effects in early design stages, blind design margins and time-consuming re-design cycles can be avoided in the proposed tool, which significantly reduces the design overhead. As shown in the experimental results, this analog synthesis tool is able to generate the required circuits in seconds and effectively guarantees the post-layout performance and design yield with less hardware cost.
引用
收藏
页码:589 / 593
页数:5
相关论文
共 50 条
  • [1] On the suitability and development of layout templates for analog layout reuse and layout-aware synthesis
    Castro-López, R
    Fernández, FV
    Vázquez, AR
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 661 - 672
  • [2] AIDA: Robust Layout-Aware Synthesis of Analog ICs including Sizing and Layout Generation
    Martins, Ricardo
    Lourenco, Nuno
    Canelas, Antonio
    Povoa, Ricardo
    Horta, Nuno
    2015 INTERNATIONAL CONFERENCE ON SYNTHESIS, MODELING, ANALYSIS AND SIMULATION METHODS AND APPLICATIONS TO CIRCUIT DESIGN (SMACD), 2015,
  • [3] Incremental Layout-Aware Analog Design Methodology
    Elshawy, Mohannad
    Dessouky, Mohamed
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 486 - 489
  • [4] Layout-Aware Yield Prediction of Photonic Circuits
    Bogaerts, Wim
    Khan, Umar
    Xing, Yufei
    2018 IEEE 15TH INTERNATIONAL CONFERENCE ON GROUP IV PHOTONICS (GFP), 2018, : 93 - 94
  • [5] Layout-aware synthesis of arithmetic circuits
    Um, J
    Kim, T
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 207 - 212
  • [6] Fast and accurate parasitic capacitance models for layout-aware synthesis of analog circuits
    Agarwal, A
    Sampath, H
    Yelamanchili, V
    Vemuri, R
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 145 - 150
  • [7] Yield Learning with Layout-aware Advanced Scan Diagnosis
    Mekkoth, Jayanth
    Krishna, Murali
    Qian, Jun
    Hsu, Will
    Chen, Chien-Hui
    Chen, Yuan-Shih
    Tamarapalli, Nagesh
    Cheng, Wu-Tung
    Tofte, Jan
    Keim, Martin
    ISTFA 2006, 2006, : 412 - +
  • [8] Stochastic-based placement template generator for analog IC layout-aware synthesis
    Martins, Ricardo
    Lourenco, Nuno
    Canelas, Antonio
    Horta, Nuno
    INTEGRATION-THE VLSI JOURNAL, 2017, 58 : 485 - 495
  • [9] A layout-aware synthesis methodology for RF circuits
    Vancorenland, P
    Van der Plas, G
    Steyaert, M
    Gielen, G
    Sansen, W
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 358 - 362
  • [10] A Layout-Aware Automatic Sizing Approach for Retargeting Analog Integrated Circuits
    Chen, Yen-Lung
    Ding, Yi-Ching
    Liao, Yu-Ching
    Chang, Hsin-Ju
    Liu, Chien-Nan Jimmy
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,