Layout-aware Analog Synthesis Environment with Yield Consideration

被引:0
|
作者
Chang, Hsin-Ju [1 ]
Chen, Yen-Lung [1 ]
Yeh, Conan [1 ]
Liu, Chien-Nan Jimmy [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jung Li City, Taiwan
关键词
Analog synthesis; Yield-aware sizing; Layout-aware sizing; CIRCUITS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With shrinking device size in deep submicron process, many non-ideal effects impact circuit performances critically. Since those effects are often not considered in traditional analog synthesis tools, several sizing-layout iterations are still required to reach the desired performance and design yield. In this paper, an integrated analog synthesis tool is presented to consider the process variation, layout effects, and final layout generation simultaneously, with a user-friendly GUI to help users complete the design flow efficiently. With the consideration of those non-ideal effects in early design stages, blind design margins and time-consuming re-design cycles can be avoided in the proposed tool, which significantly reduces the design overhead. As shown in the experimental results, this analog synthesis tool is able to generate the required circuits in seconds and effectively guarantees the post-layout performance and design yield with less hardware cost.
引用
收藏
页码:589 / 593
页数:5
相关论文
共 50 条
  • [31] Layout-aware scan chain synthesis for improved path delay fault coverage
    Gupta, P
    Kahng, AB
    Mandoiu, I
    Sharma, P
    ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 754 - 759
  • [32] Layout-aware through-process circuit analysis
    Singh, Rama
    Ziegler, Matt
    Ditlow, Gary
    Heng, Fook-Luen
    Lee, Jin-Fuw
    Lavin, Mark
    2007 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, 2007, : 176 - 180
  • [33] Layout-Aware Variability Characterization of CMOS Current Sources
    Liu, Bo
    Yang, Bo
    Nakatake, Shigetoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 696 - 705
  • [34] Validation of RF MOSFET transistor layout-aware macromodel
    El-Sabban, AA
    Haddara, H
    Ragai, HF
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 524 - 527
  • [35] Layout-aware Expandable Low-degree Topology
    Truong, Nguyen T.
    Nguyen, Van K.
    Le, Nhat T. X.
    Fujiwara, Ikki
    Chaix, Fabien
    Koibuchi, Michihiro
    2014 20TH IEEE INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS (ICPADS), 2014, : 462 - 470
  • [36] Perceptually Inspired Layout-Aware Losses for Image Segmentation
    Osokin, Anton
    Kohli, Pushmeet
    COMPUTER VISION - ECCV 2014, PT II, 2014, 8690 : 663 - 678
  • [37] Rabbet: Using Layout-Aware Backup for RAID Reconstruction
    ZHU Xudong
    XU Wei
    MAO Yuxin
    ZHU Ping
    Chinese Journal of Electronics, 2017, 26 (04) : 710 - 719
  • [38] LAMBERT: Layout-Aware Language Modeling for Information Extraction
    Garncarek, Lukasz
    Powalski, Rafal
    Stanislawek, Tomasz
    Topolski, Bartosz
    Halama, Piotr
    Turski, Michal
    Gralinski, Filip
    DOCUMENT ANALYSIS AND RECOGNITION - ICDAR 2021, PT I, 2021, 12821 : 532 - 547
  • [39] Layout-Aware Dreamer for Embodied Referring Expression Grounding
    Li, Mingxiao
    Wang, Zehao
    Tuytelaars, Tinne
    Moens, Marie-Francine
    THIRTY-SEVENTH AAAI CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOL 37 NO 1, 2023, : 1386 - 1395
  • [40] Layout-aware Single-image Document Flattening
    Li, Pu
    Quan, Weize
    Guo, Jianwei
    Yan, Dong-Ming
    ACM TRANSACTIONS ON GRAPHICS, 2024, 43 (01):