Quantifying the Impact of Monolithic 3D (M3D) Integration on L1 Caches

被引:16
|
作者
Gong, Young-Ho [1 ]
Kong, Joonho [2 ]
Chung, Sung Woo [3 ]
机构
[1] KwangWoon Univ, Sch Comp & Informat Engn, Seoul 01897, South Korea
[2] Kyungpook Natl Univ, Sch Elect Engn, Daegu 702701, South Korea
[3] Korea Univ, Dept Comp Sci & Engn, Seoul 136713, South Korea
基金
新加坡国家研究基金会;
关键词
3D integration; cache; performance; power; area; temperature; 3-D; INTERCONNECTS; ARCHITECTURE; EXPLORATION;
D O I
10.1109/TETC.2019.2894982
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D (M3D) integration has been recently introduced as a viable solution for fine-grained 3D integration. Since the conventional 3D integration uses relatively large micro-scale through-silicon-vias (TSVs), which causes large TSV area overhead, it is not cost-effective for small micro architectural blocks such as L1 caches. On the contrary, the M3D integration offers nano-scale monolithic inter-tier vias (MIVs) which are much smaller than TSVs. Thus, the M3D integration is known to be even feasible for 3D stacking of small micro architectural blocks, which reduces wire length of the blocks, leading to better performance and energy-efficiency. In this paper, we quantify the architectural impact (in terms of performance, power, temperature, and area) of the M3D integration for L1 caches. In our evaluation, the 8-layer stacked M3D L1 caches show 34.1 similar to 43.2 percent shorter access time than the 2D L1 cache. As a result, the M3D L1 caches improve the performance of SPEC CPU 2006 applications by 9.9 percent (up to 43.7 percent), on average, compared to the conventional 2D L1 caches. Additionally, the 8-layer stacked M3D L1 caches reduce dynamic energy and leakage power by 58.9 percent similar to 60.8 percent and 57.9 similar to 59.1 percent, respectively, compared to the 2D L1 cache. Additionally, though 3D stacking inevitably causes higher temperature than 2D baseline, since the M3D integration provides better heat dissipation as well as lower power consumption than the conventional TSV-3D, it reduces peak L1 cache temperature by up to 7.6 C, compared to the TSV-3D.
引用
收藏
页码:854 / 865
页数:12
相关论文
共 50 条
  • [41] 3D LIDAR-based Ground Segmentation with l1 Regularization
    Liu Daxue
    Song Jinze
    Chen Tongtong
    2014 33RD CHINESE CONTROL CONFERENCE (CCC), 2014, : 8485 - 8490
  • [42] A 3D track finder for the Belle II CDC L1 trigger
    Skambraks, Sebastian
    Bähr, Steffen
    Becker, Jürgen
    Kiesling, Christian
    McCarney, Sara
    Meggendorfer, Felix
    Tonder, Raynette Van
    Lukas Unger, Kai
    Journal of Physics: Conference Series, 2020, 1525 (01):
  • [43] INTEGRATION OF 3D AUDIO AND 3D VIDEO FOR FTV
    Tehrani, Mehrdad Panahpour
    Yendo, Tomohiro
    Fujii, Toshiaki
    Takeda, Kazuya
    Mase, Kenji
    Tanimoto, Masayuki
    2009 3DTV-CONFERENCE: THE TRUE VISION - CAPTURE, TRANSMISSION AND DISPLAY OF 3D VIDEO, 2009, : 265 - +
  • [44] Progress of 3D integration technologies and 3D interconnects
    Pozder, Scott
    Chatterjee, Ritwik
    Jain, Ankur
    Huang, Zhihong
    Jones, Robert E.
    Acosta, Eddie
    PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 213 - 215
  • [45] An Effective Analytical 3D Placer in Monolithic 3D IC Designs
    Jiang, Yande
    He, Xu
    Liu, Chang
    Guo, Yang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [46] M3D: Dataset Condensation by Minimizing Maximum Mean Discrepancy
    Zhang, Hansong
    Li, Shikun
    Wang, Pengju
    Zeng, Dan
    Ge, Shiming
    THIRTY-EIGHTH AAAI CONFERENCE ON ARTIFICIAL INTELLIGENCE, VOL 38 NO 8, 2024, : 9314 - 9322
  • [47] Hybrid InGaAs/SiGe CMOS Circuits with 2D and 3D Monolithic Integration
    Deshpande, V.
    Hahn, H.
    Djara, V.
    O'Connor, E.
    Caimi, D.
    Sousa, M.
    Fompeyrine, J.
    Czornomaz, L.
    2017 47TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE (ESSDERC), 2017, : 244 - 247
  • [48] Monolithic accelerometer for 3D measurements
    Lehtonen, T
    Thurau, J
    ADVANCED MICROSYSTEMS FOR AUTOMOTIVE APPLICATIONS 2004, 2004, : 11 - 22
  • [49] Monolithic 3D integrated circuits
    Wong, Simon
    El-Gamal, Abbas
    Griffin, Peter
    Nishi, Yoshio
    Pease, Fabian
    Plummer, James
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 66 - +
  • [50] Monolithic 3D Integrated InGaAs HEMTs on Si for Next-Generation Communication: Record fMAX and Relaxed Self-Heating of Top Devices by a Novel M3D Structure
    Jeong, Jaeyong
    Kim, Seong Kwang
    Kim, Jongmin
    Geum, Dae-Myeong
    Kim, SangHyeon
    2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,