Quantifying the Impact of Monolithic 3D (M3D) Integration on L1 Caches

被引:16
|
作者
Gong, Young-Ho [1 ]
Kong, Joonho [2 ]
Chung, Sung Woo [3 ]
机构
[1] KwangWoon Univ, Sch Comp & Informat Engn, Seoul 01897, South Korea
[2] Kyungpook Natl Univ, Sch Elect Engn, Daegu 702701, South Korea
[3] Korea Univ, Dept Comp Sci & Engn, Seoul 136713, South Korea
基金
新加坡国家研究基金会;
关键词
3D integration; cache; performance; power; area; temperature; 3-D; INTERCONNECTS; ARCHITECTURE; EXPLORATION;
D O I
10.1109/TETC.2019.2894982
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Monolithic 3D (M3D) integration has been recently introduced as a viable solution for fine-grained 3D integration. Since the conventional 3D integration uses relatively large micro-scale through-silicon-vias (TSVs), which causes large TSV area overhead, it is not cost-effective for small micro architectural blocks such as L1 caches. On the contrary, the M3D integration offers nano-scale monolithic inter-tier vias (MIVs) which are much smaller than TSVs. Thus, the M3D integration is known to be even feasible for 3D stacking of small micro architectural blocks, which reduces wire length of the blocks, leading to better performance and energy-efficiency. In this paper, we quantify the architectural impact (in terms of performance, power, temperature, and area) of the M3D integration for L1 caches. In our evaluation, the 8-layer stacked M3D L1 caches show 34.1 similar to 43.2 percent shorter access time than the 2D L1 cache. As a result, the M3D L1 caches improve the performance of SPEC CPU 2006 applications by 9.9 percent (up to 43.7 percent), on average, compared to the conventional 2D L1 caches. Additionally, the 8-layer stacked M3D L1 caches reduce dynamic energy and leakage power by 58.9 percent similar to 60.8 percent and 57.9 similar to 59.1 percent, respectively, compared to the 2D L1 cache. Additionally, though 3D stacking inevitably causes higher temperature than 2D baseline, since the M3D integration provides better heat dissipation as well as lower power consumption than the conventional TSV-3D, it reduces peak L1 cache temperature by up to 7.6 C, compared to the TSV-3D.
引用
收藏
页码:854 / 865
页数:12
相关论文
共 50 条
  • [31] Design approaches and consideration for a reliable and efficient Monolithic 3D Integration
    Vemuri, Madhava Sarma
    Tida, Umamaheswara Rao
    2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 533 - 538
  • [32] Monolithic 3D Integration of Single-Grain Si TFTs
    Mofrad, Mohammad Reza Tajari
    Ishihara, Ryoichi
    Derakhshandeh, Jaber
    Baiano, Alessandro
    van der Cingel, Johan
    Beenakker, Cees
    AMORPHOUS AND POLYCRYSTALLINE THIN-FILM SILICON SCIENCE AND TECHNOLOGY-2008, 2008, 1066 : 483 - 489
  • [33] Van der Waals epitaxy and beyond for monolithic 3D integration
    Kim, Hyunjun
    Bae, Joonyup
    Pearton, Stephen J.
    Ren, Fan
    Kim, Jihyun
    Lee, Gwan-Hyoung
    2D MATERIALS, 2025, 12 (02):
  • [34] Physics of direct bonding: Applications to 3D heterogeneous or monolithic integration
    Gueguen, Pierric
    Ventosa, Caroline
    Di Cioccio, Lea
    Moriceau, Hubert
    Grossi, Francois
    Rivoire, Maurice
    Leduc, Patrick
    Clavelier, Laurent
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 477 - 484
  • [35] Quantifying the Benefits of Monolithic 3D Computing Systems Enabled by TFT and RRAM
    Felfel, Abdallah M.
    Datta, Kamalika
    Dutt, Arko
    Veluri, Hasita
    Zaky, Ahmed
    Thean, Aaron Voon-Yew
    Aly, Mohamed M. Sabry
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 43 - 48
  • [36] Meyer Sound M3D线阵列音箱
    曾山
    电声技术, 2002, (05) : 36 - 37
  • [37] Routability in 3D IC Design: Monolithic 3D vs. Skybridge 3D CMOS
    Shi, Jiajun
    Li, Mingyu
    Khasanvis, Santosh
    Rahman, Mostafizur
    Moritz, Csaba Andras
    PROCEEDINGS OF THE 2016 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES (NANOARCH), 2016, : 145 - 150
  • [38] A 3D track finder for the Belle II CDC L1 trigger
    Skambraks, Sebastian
    Baehr, Steffen
    Becker, Juergen
    Kiesling, Christian
    McCarney, Sara
    Meggendorfer, Felix
    van Tonder, Raynette
    Unger, Kai Lukas
    19TH INTERNATIONAL WORKSHOP ON ADVANCED COMPUTING AND ANALYSIS TECHNIQUES IN PHYSICS RESEARCH, 2020, 1525
  • [39] L1/2 NORM REGULARIZATION FOR 3D SEISMIC DATA INTERPOLATION
    Zhong, Wei
    Chen, Yangkang
    Gan, Shuwei
    Yuan, Jiang
    JOURNAL OF SEISMIC EXPLORATION, 2016, 25 (03): : 257 - 268
  • [40] 3D path following and L1 adaptive control for underwater vehicles
    Rober, Nicholas
    Hammond, Maxwell
    Cichella, Venanzio
    Martin, Juan E.
    Carrica, Pablo
    OCEAN ENGINEERING, 2022, 253