Design and characterization of a p plus /n-well SPAD array in 150nm CMOS process

被引:46
|
作者
Xu, Hesong [1 ,2 ]
Pancheri, Lucio [2 ]
Betta, Gian-Franco Dalla [2 ]
Stoppa, David [1 ,2 ]
机构
[1] Fdn Bruno Kessler, Div Integrated Radiat & Image Sensors, Via Sommar 18, I-38123 Trento, Italy
[2] Univ Trento, Dept Ind Engn, Via Sommar 9, I-38123 Trento, Italy
来源
OPTICS EXPRESS | 2017年 / 25卷 / 11期
关键词
PHOTON AVALANCHE-DIODE; PHOTODIODES; CROSSTALK; TECHNOLOGY; SENSOR;
D O I
10.1364/OE.25.012765
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
This paper reports on characterization results of a single-photon avalanche diode (SPAD) array in standard CMOS 150nm technology. The array is composed by 25 (5 x 5) SPADs, based on p+/n-well active junction along with a retrograde deep n-well guard ring. The square-shaped SPAD has a 10 mu m active diameter and 15.6 mu m pitch size, achieving a 39.9% array fill factor. Characterization results show a good breakdown voltage uniformity (40mV max-min) within each chip and 17mV/degrees C temperature coefficient. The median DCR is 0.4Hz/mu m2, and the afterpulsing probability is 0.85% for a dead time of 150ns at 3V excess bias voltage. The peak PDP is 31% at 450nm wavelength and a good uniformity (1.1% standard deviation) is observed for the array at 5V excess bias. The single SPADs exhibit a timing jitter of 52ps (FWHM) and 42ps (FWHM) under a 468-nm and a 831-nm laser, respectively. The crosstalk probability as a function of pixel-to-pixel distance and excess bias voltage is presented, and random telegraph signal (RTS) noise is also discussed in detail. (C) 2017 Optical Society of America
引用
收藏
页码:12765 / 12778
页数:14
相关论文
共 50 条
  • [21] Deep n-well MAPS in a 130 nm CMOS technology: Beam test results
    Neri, N.
    Avanzini, C.
    Batignani, G.
    Bettarini, S.
    Bosi, F.
    Ceccanti, M.
    Cenci, R.
    Cervelli, A.
    Crescioli, F.
    Dell'Orso, M.
    Forti, F.
    Giannetti, P.
    Giorgi, M. A.
    Gregucci, S.
    Mammini, P.
    Marchiori, G.
    Massa, M.
    Morsani, F.
    Paoloni, E.
    Piendibene, M.
    Profeti, A.
    Rizzo, G.
    Sartori, L.
    Walsh, J.
    Yurtsev, E.
    Lusiani, A.
    Manghisoni, M.
    Re, V.
    Traversi, G.
    Bruschi, M.
    Di Sipio, R.
    Fabbri, L.
    Giacobbe, B.
    Gabrielli, A.
    Giorgi, F.
    Pellegrini, G.
    Sbarra, C.
    Semprini, N.
    Spighi, R.
    Valentinetti, S.
    Villa, M.
    Zoccoli, A.
    Andreoli, C.
    Gaioni, L.
    Pozzati, E.
    Ratti, L.
    Speziali, V.
    Gamba, D.
    Giraudo, G.
    Mereu, P.
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2010, 623 (01): : 195 - 197
  • [22] A 0.5-V P-Well/Deep N-Well Photodetector in 65-nm CMOS for Monolithic 850-nm Optical Receivers
    Pan, Quan
    Hou, Zhengxiong
    Li, Yu
    Poon, Andrew W.
    Yue, C. Patrick
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2014, 26 (12) : 1184 - 1187
  • [23] Characterization of Bulk Damage in CMOS MAPS With Deep N-Well Collecting Electrode
    Zucca, Stefano
    Ratti, Lodovico
    Traversi, Gianluca
    Bettarini, Stefano
    Morsani, Fabio
    Rizzo, Giuliana
    Bosisio, Luciano
    Rashevskaya, Irina
    Cindro, Vladimir
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (04) : 900 - 908
  • [24] DESIGN-MODEL AND GUIDELINE FOR N-WELL GUARD RING IN EPITAXIAL CMOS
    HUANG, CY
    CHEN, MJ
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (10) : 1806 - 1810
  • [25] N-WELL AND P-WELL OPTIMIZATION FOR HIGH-SPEED N-EPITAXY CMOS CIRCUITS
    SCHWABE, U
    HERBST, H
    JACOBS, EP
    TAKACS, D
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (10) : 1339 - 1344
  • [26] EXPERIENCE IN 3-MICRON PROCESSING - A 10 VOLT N-WELL CMOS PROCESS
    BEERNAERT, D
    ELECTRICAL COMMUNICATION, 1984, 58 (04): : 398 - 404
  • [27] A Single-Photon Avalanche Diode in CMOS 0.5μm N-Well Process
    Zhang, Bowei
    Li, Zhenyu
    Zaghloul, Mona E.
    2012 IEEE SENSORS PROCEEDINGS, 2012, : 1505 - 1508
  • [28] A 256K ROM FABRICATED USING N-WELL CMOS PROCESS TECHNOLOGY
    KAMURO, S
    MASAKI, Y
    SANO, K
    KIMURA, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (04) : 723 - 726
  • [29] Effect of p-well contact on n-well potential modulation in a 90 nm bulk technology
    Du YanKang
    Chen ShuMing
    Liu BiWei
    Liang Bin
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2012, 55 (04) : 1001 - 1006
  • [30] A Novel Hybrid RF-DC Converter Using CMOS n-Well Process
    Al-Absi, Munir A.
    Al-Khulaifi, Abdulaziz A.
    IEEE ACCESS, 2024, 12 : 31243 - 31248