Design and characterization of a p plus /n-well SPAD array in 150nm CMOS process

被引:46
|
作者
Xu, Hesong [1 ,2 ]
Pancheri, Lucio [2 ]
Betta, Gian-Franco Dalla [2 ]
Stoppa, David [1 ,2 ]
机构
[1] Fdn Bruno Kessler, Div Integrated Radiat & Image Sensors, Via Sommar 18, I-38123 Trento, Italy
[2] Univ Trento, Dept Ind Engn, Via Sommar 9, I-38123 Trento, Italy
来源
OPTICS EXPRESS | 2017年 / 25卷 / 11期
关键词
PHOTON AVALANCHE-DIODE; PHOTODIODES; CROSSTALK; TECHNOLOGY; SENSOR;
D O I
10.1364/OE.25.012765
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
This paper reports on characterization results of a single-photon avalanche diode (SPAD) array in standard CMOS 150nm technology. The array is composed by 25 (5 x 5) SPADs, based on p+/n-well active junction along with a retrograde deep n-well guard ring. The square-shaped SPAD has a 10 mu m active diameter and 15.6 mu m pitch size, achieving a 39.9% array fill factor. Characterization results show a good breakdown voltage uniformity (40mV max-min) within each chip and 17mV/degrees C temperature coefficient. The median DCR is 0.4Hz/mu m2, and the afterpulsing probability is 0.85% for a dead time of 150ns at 3V excess bias voltage. The peak PDP is 31% at 450nm wavelength and a good uniformity (1.1% standard deviation) is observed for the array at 5V excess bias. The single SPADs exhibit a timing jitter of 52ps (FWHM) and 42ps (FWHM) under a 468-nm and a 831-nm laser, respectively. The crosstalk probability as a function of pixel-to-pixel distance and excess bias voltage is presented, and random telegraph signal (RTS) noise is also discussed in detail. (C) 2017 Optical Society of America
引用
收藏
页码:12765 / 12778
页数:14
相关论文
共 50 条
  • [41] A P-Type Enrichment/High Voltage N-Well Junction Si-SPAD With Enhanced Near-Infrared Sensitivity in 180 nm BCD Technology
    Bian, Dajing
    Liu, Danlu
    Dong, Jie
    Yuan, Feng
    Xu, Yue
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (03) : 436 - 439
  • [42] Low voltage four-quadrant current multiplier: an improved topology for n-well CMOS process
    Oliveira, Vlademir J. S.
    Oki, Nobuo
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 65 (01) : 61 - 66
  • [43] Low voltage four-quadrant current multiplier: An improved topology for n-well CMOS process
    Oliveira, Vlademir J. S.
    Oki, Nobuo
    2007 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, 2007, : 52 - 55
  • [44] Low voltage four-quadrant current multiplier: an improved topology for n-well CMOS process
    Vlademir J. S. Oliveira
    Nobuo Oki
    Analog Integrated Circuits and Signal Processing, 2010, 65 : 61 - 66
  • [45] Simulation Study of Single Event Effect for Different N-Well and Deep-N-Well Doping in 65nm Triple-Well CMOS Devices
    Wang, Tianqi
    Xiao, Liyi
    Huang, Qingfeng
    2012 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2012, : 505 - 509
  • [46] Modeling and characterization of a radiation sensitive p-channel transistor in a floating n-well
    Fraunhofer Inst of Microelectronic, Circuits and Systems, Dresden, Germany
    Nucl Instrum Methods Phys Res Sect A, 2-3 (446-452):
  • [47] EFFECT of N-WELL for SINGLE EVENT UPSET in 65 NM CMOS TRIPLE-WELL TECHNOLOGY in 6T SRAM CELLS
    Wang, Jian.
    Li, Lei.
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 1116 - 1119
  • [48] Design of Time Invariant Analog Front-End Circuits for Deep N-Well CMOS MAPS
    Ratti, Lodovico
    Manghisoni, Massimo
    Re, Valerio
    Traversi, Gianluca
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (04) : 2360 - 2373
  • [49] Modeling and characterization of a radiation sensitive p-channel transistor in a floating n-well
    Erlebach, A
    Streil, T
    Richter, F
    Stephan, R
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1996, 377 (2-3): : 446 - 452
  • [50] A high gain n-well/gate tied PMOSFET image sensor fabricated from a standard CMOS process
    Zhang, WQ
    Chan, MS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (06) : 1097 - 1102