共 50 条
- [43] Low voltage four-quadrant current multiplier: An improved topology for n-well CMOS process 2007 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, 2007, : 52 - 55
- [44] Low voltage four-quadrant current multiplier: an improved topology for n-well CMOS process Analog Integrated Circuits and Signal Processing, 2010, 65 : 61 - 66
- [45] Simulation Study of Single Event Effect for Different N-Well and Deep-N-Well Doping in 65nm Triple-Well CMOS Devices 2012 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2012, : 505 - 509
- [46] Modeling and characterization of a radiation sensitive p-channel transistor in a floating n-well Nucl Instrum Methods Phys Res Sect A, 2-3 (446-452):
- [47] EFFECT of N-WELL for SINGLE EVENT UPSET in 65 NM CMOS TRIPLE-WELL TECHNOLOGY in 6T SRAM CELLS 2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 1116 - 1119
- [49] Modeling and characterization of a radiation sensitive p-channel transistor in a floating n-well NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1996, 377 (2-3): : 446 - 452