Differential Input Area Efficient Current Comparator

被引:0
|
作者
Serazetdinov, A. R. [1 ]
Atkin, E., V [1 ]
Khokhlov, K. O. [2 ]
机构
[1] Natl Res Nucl Univ MEPhI, Moscow, Russia
[2] Ural Fed Univ, Yekateringurg, Russia
关键词
D O I
10.1063/1.5134401
中图分类号
O59 [应用物理学];
学科分类号
摘要
Differential input area efficient current comparator for multichannel detector (sensor) applications is presented. Comparator consists of current preamplifier, hysteresis latch, amplifier-voltage limiter and output low-voltage to CMOS translator, having built-in polarity selection switch. The latch geometry was chosen to feature non-zero hysteresis and minimum size. The key features of the proposed solution are low voltage swing before translator, low power consumption and simplicity. The comparator was developed in UMC 180 nm MMRF CMOS process. It consumes less than 60 mu W at 1.8 V. Its layout cell was designed as an area efficient one and occupies 1200 mu m(2).
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Differential Input Area Efficient Current Comparator
    Serazetdinov, A. R.
    Atkin, E. V.
    [J]. 2019 IEEE 31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL 2019), 2019, : 305 - 308
  • [2] Differential current conveyor based current comparator
    Chavoshisani, Reza
    Hashemipour, Omid
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2011, 65 (11) : 949 - 953
  • [3] AN EFFICIENT FULLY DIFFERENTIAL VOLTAGE COMPARATOR
    Gupta, Ashima
    Agarwal, Alpana
    [J]. JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2018, 13 (10) : 3162 - 3172
  • [4] Design of an area-efficient CMOS multiple-valued current comparator circuit
    Kong, ZH
    Yeo, KS
    Chang, CH
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (02): : 151 - 158
  • [5] Balanced low input impedances CMOS current comparator
    Lin, Chun Wei
    Lin, Sheng Feng
    [J]. IEICE ELECTRONICS EXPRESS, 2012, 9 (17): : 1378 - 1383
  • [6] A high speed low input current low voltage CMOS current comparator
    Moolpho, K
    Ngarmnil, J
    Sitjongsataporn, S
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 433 - 436
  • [7] An area-efficient differential input ADC with digital common mode rejection
    Fogleman, E
    Galton, L
    Jensen, H
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 347 - 350
  • [8] Area and Power efficient High Speed Voltage Comparator
    Gawhare, Suraj B.
    Gaikwad, Arati
    [J]. 2016 INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND DYNAMIC OPTIMIZATION TECHNIQUES (ICACDOT), 2016, : 198 - 201
  • [9] An offset compensated fully differential CMOS current comparator
    Palmisano, G
    Palumbo, G
    [J]. 38TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1996, : 1038 - 1041
  • [10] Power efficient high speed switched current comparator
    Sun, Yong
    Ye, Yizheng
    Lai, Fengchang
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 581 - 584